2018-03-21 19:58:06 +05:30
|
|
|
/* SoC level DTS fixup file */
|
|
|
|
|
2018-11-13 15:15:23 +01:00
|
|
|
#define DT_UART_NS16550_PORT_0_BASE_ADDR NS16550_80800_BASE_ADDRESS
|
2018-03-21 19:58:06 +05:30
|
|
|
#define CONFIG_UART_NS16550_PORT_0_BAUD_RATE NS16550_80800_CURRENT_SPEED
|
|
|
|
#define CONFIG_UART_NS16550_PORT_0_NAME NS16550_80800_LABEL
|
2018-11-13 15:15:23 +01:00
|
|
|
#define DT_UART_NS16550_PORT_0_IRQ ((NS16550_80800_IRQ_0 << 16) | \
|
2018-05-30 12:41:59 +05:30
|
|
|
(SNPS_DESIGNWARE_INTC_81800_IRQ_0 << 8) | \
|
|
|
|
(INTEL_CAVS_INTC_78800_IRQ_0 << 0))
|
2018-05-22 17:14:40 +05:30
|
|
|
|
2018-03-05 14:38:50 +01:00
|
|
|
#define CONFIG_UART_NS16550_PORT_0_IRQ_PRI NS16550_80800_IRQ_0_PRIORITY
|
2018-11-13 15:15:23 +01:00
|
|
|
#define DT_UART_NS16550_PORT_0_IRQ_FLAGS NS16550_80800_IRQ_0_SENSE
|
|
|
|
#define DT_UART_NS16550_PORT_0_CLK_FREQ NS16550_80800_CLOCK_FREQUENCY
|
2018-03-21 19:58:06 +05:30
|
|
|
|
2018-11-13 15:15:23 +01:00
|
|
|
#define DT_L2_SRAM_BASE CONFIG_SRAM_BASE_ADDRESS
|
|
|
|
#define DT_L2_SRAM_SIZE CONFIG_SRAM_SIZE * 1024
|
2018-03-21 19:58:06 +05:30
|
|
|
|
2018-11-13 15:15:23 +01:00
|
|
|
#define DT_CAVS_ICTL_BASE_ADDR INTEL_CAVS_INTC_78800_BASE_ADDRESS
|
|
|
|
#define DT_CAVS_ICTL_0_IRQ INTEL_CAVS_INTC_78800_IRQ_0
|
|
|
|
#define DT_CAVS_ICTL_0_IRQ_PRI INTEL_CAVS_INTC_78800_IRQ_0_PRIORITY
|
|
|
|
#define DT_CAVS_ICTL_0_IRQ_FLAGS INTEL_CAVS_INTC_78800_IRQ_0_SENSE
|
2018-05-27 23:11:57 +05:30
|
|
|
|
2018-11-13 15:15:23 +01:00
|
|
|
#define DT_CAVS_ICTL_1_IRQ INTEL_CAVS_INTC_78810_IRQ_0
|
|
|
|
#define DT_CAVS_ICTL_1_IRQ_PRI INTEL_CAVS_INTC_78810_IRQ_0_PRIORITY
|
|
|
|
#define DT_CAVS_ICTL_1_IRQ_FLAGS INTEL_CAVS_INTC_78810_IRQ_0_SENSE
|
2018-05-27 23:11:57 +05:30
|
|
|
|
2018-11-13 15:15:23 +01:00
|
|
|
#define DT_CAVS_ICTL_2_IRQ INTEL_CAVS_INTC_78820_IRQ_0
|
|
|
|
#define DT_CAVS_ICTL_2_IRQ_PRI INTEL_CAVS_INTC_78820_IRQ_0_PRIORITY
|
|
|
|
#define DT_CAVS_ICTL_2_IRQ_FLAGS INTEL_CAVS_INTC_78820_IRQ_0_SENSE
|
2018-05-27 23:11:57 +05:30
|
|
|
|
2018-11-13 15:15:23 +01:00
|
|
|
#define DT_CAVS_ICTL_3_IRQ INTEL_CAVS_INTC_78830_IRQ_0
|
|
|
|
#define DT_CAVS_ICTL_3_IRQ_PRI INTEL_CAVS_INTC_78830_IRQ_0_PRIORITY
|
|
|
|
#define DT_CAVS_ICTL_3_IRQ_FLAGS INTEL_CAVS_INTC_78830_IRQ_0_SENSE
|
2018-05-27 23:11:57 +05:30
|
|
|
|
2018-11-13 15:15:23 +01:00
|
|
|
#define DT_DW_ICTL_BASE_ADDR SNPS_DESIGNWARE_INTC_81800_BASE_ADDRESS
|
|
|
|
#define DT_DW_ICTL_IRQ ((SNPS_DESIGNWARE_INTC_81800_IRQ_0 << 8) | \
|
2018-05-27 23:11:57 +05:30
|
|
|
(INTEL_CAVS_INTC_78800_IRQ_0 << 0))
|
2018-11-13 15:15:23 +01:00
|
|
|
#define DT_DW_ICTL_IRQ_PRI SNPS_DESIGNWARE_INTC_81800_IRQ_0_PRIORITY
|
|
|
|
#define DT_DW_ICTL_IRQ_FLAGS SNPS_DESIGNWARE_INTC_81800_IRQ_0_SENSE
|
2018-03-24 01:59:31 +05:30
|
|
|
|
2018-11-13 15:15:23 +01:00
|
|
|
#define DT_I2C_0_BASE_ADDR SNPS_DESIGNWARE_I2C_80400_BASE_ADDRESS
|
|
|
|
#define DT_I2C_0_BITRATE SNPS_DESIGNWARE_I2C_80400_CLOCK_FREQUENCY
|
2018-03-28 04:57:36 +05:30
|
|
|
#define CONFIG_I2C_0_NAME SNPS_DESIGNWARE_I2C_80400_LABEL
|
2018-11-13 15:15:23 +01:00
|
|
|
#define DT_I2C_0_IRQ ((SNPS_DESIGNWARE_I2C_80400_IRQ_0 << 16) | \
|
2018-05-30 12:41:59 +05:30
|
|
|
(SNPS_DESIGNWARE_INTC_81800_IRQ_0 << 8) | \
|
|
|
|
(INTEL_CAVS_INTC_78800_IRQ_0 << 0))
|
2018-03-28 04:57:36 +05:30
|
|
|
|
2018-11-13 15:15:23 +01:00
|
|
|
#define DT_I2C_0_IRQ_FLAGS SNPS_DESIGNWARE_I2C_80400_IRQ_0_SENSE
|
2018-05-22 18:13:44 +05:30
|
|
|
#define CONFIG_I2C_0_IRQ_PRI SNPS_DESIGNWARE_I2C_80400_IRQ_0_PRIORITY
|
2018-03-21 19:58:06 +05:30
|
|
|
/* End of SoC Level DTS fixup file */
|