2018-01-19 14:58:39 -06:00
|
|
|
/* SoC level DTS fixup file */
|
|
|
|
|
2018-01-27 23:12:30 +01:00
|
|
|
#define CONFIG_NUM_IRQ_PRIO_BITS ARM_V6M_NVIC_E000E100_ARM_NUM_IRQ_PRIORITY_BITS
|
|
|
|
|
2018-04-11 16:19:13 +03:00
|
|
|
#define CONFIG_UART_STM32_USART_1_BASE_ADDRESS ST_STM32_USART_40013800_BASE_ADDRESS
|
|
|
|
#define CONFIG_UART_STM32_USART_1_BAUD_RATE ST_STM32_USART_40013800_CURRENT_SPEED
|
|
|
|
#define CONFIG_UART_STM32_USART_1_IRQ_PRI ST_STM32_USART_40013800_IRQ_0_PRIORITY
|
|
|
|
#define CONFIG_UART_STM32_USART_1_NAME ST_STM32_USART_40013800_LABEL
|
|
|
|
#define USART_1_IRQ ST_STM32_USART_40013800_IRQ_0
|
2018-01-27 23:12:30 +01:00
|
|
|
|
2018-04-11 16:19:13 +03:00
|
|
|
#define CONFIG_UART_STM32_USART_2_BASE_ADDRESS ST_STM32_USART_40004400_BASE_ADDRESS
|
|
|
|
#define CONFIG_UART_STM32_USART_2_BAUD_RATE ST_STM32_USART_40004400_CURRENT_SPEED
|
|
|
|
#define CONFIG_UART_STM32_USART_2_IRQ_PRI ST_STM32_USART_40004400_IRQ_0_PRIORITY
|
|
|
|
#define CONFIG_UART_STM32_USART_2_NAME ST_STM32_USART_40004400_LABEL
|
|
|
|
#define USART_2_IRQ ST_STM32_USART_40004400_IRQ_0
|
2018-01-27 23:12:30 +01:00
|
|
|
|
|
|
|
#define CONFIG_I2C_1_BASE_ADDRESS ST_STM32_I2C_V2_40005400_BASE_ADDRESS
|
|
|
|
#define CONFIG_I2C_1_COMBINED_IRQ_PRI ST_STM32_I2C_V2_40005400_IRQ_COMBINED_PRIORITY
|
|
|
|
#define CONFIG_I2C_1_NAME ST_STM32_I2C_V2_40005400_LABEL
|
|
|
|
#define CONFIG_I2C_1_COMBINED_IRQ ST_STM32_I2C_V2_40005400_IRQ_COMBINED
|
|
|
|
#define CONFIG_I2C_1_BITRATE ST_STM32_I2C_V2_40005400_CLOCK_FREQUENCY
|
|
|
|
|
|
|
|
#define CONFIG_I2C_2_BASE_ADDRESS ST_STM32_I2C_V2_40005800_BASE_ADDRESS
|
|
|
|
#define CONFIG_I2C_2_COMBINED_IRQ_PRI ST_STM32_I2C_V2_40005800_IRQ_COMBINED_PRIORITY
|
|
|
|
#define CONFIG_I2C_2_NAME ST_STM32_I2C_V2_40005800_LABEL
|
|
|
|
#define CONFIG_I2C_2_COMBINED_IRQ ST_STM32_I2C_V2_40005800_IRQ_COMBINED
|
|
|
|
#define CONFIG_I2C_2_BITRATE ST_STM32_I2C_V2_40005800_CLOCK_FREQUENCY
|
|
|
|
|
|
|
|
#define CONFIG_SPI_1_BASE_ADDRESS ST_STM32_SPI_FIFO_40013000_BASE_ADDRESS
|
|
|
|
#define CONFIG_SPI_1_IRQ_PRI ST_STM32_SPI_FIFO_40013000_IRQ_0_PRIORITY
|
|
|
|
#define CONFIG_SPI_1_NAME ST_STM32_SPI_FIFO_40013000_LABEL
|
|
|
|
#define CONFIG_SPI_1_IRQ ST_STM32_SPI_FIFO_40013000_IRQ_0
|
|
|
|
|
2018-01-28 02:28:49 +01:00
|
|
|
#define CONFIG_SPI_2_BASE_ADDRESS ST_STM32_SPI_FIFO_40003800_BASE_ADDRESS
|
|
|
|
#define CONFIG_SPI_2_IRQ_PRI ST_STM32_SPI_FIFO_40003800_IRQ_0_PRIORITY
|
|
|
|
#define CONFIG_SPI_2_NAME ST_STM32_SPI_FIFO_40003800_LABEL
|
|
|
|
#define CONFIG_SPI_2_IRQ ST_STM32_SPI_FIFO_40003800_IRQ_0
|
|
|
|
|
2018-05-03 11:04:12 +02:00
|
|
|
#define CONFIG_CAN_1_BASE_ADDRESS ST_STM32_CAN_40006400_BASE_ADDRESS
|
|
|
|
#define CONFIG_CAN_1_BUS_SPEED ST_STM32_CAN_40006400_BUS_SPEED
|
|
|
|
#define CONFIG_CAN_1_NAME ST_STM32_CAN_40006400_LABEL
|
|
|
|
#define CONFIG_CAN_1_IRQ ST_STM32_CAN_40006400_IRQ_0
|
|
|
|
#define CONFIG_CAN_1_IRQ_PRIORITY ST_STM32_CAN_40006400_IRQ_0_PRIORITY
|
2018-05-29 16:10:31 +02:00
|
|
|
#define CONFIG_CAN_1_SJW ST_STM32_CAN_40006400_SJW
|
|
|
|
#define CONFIG_CAN_1_PROP_SEG_PHASE_SEG1 ST_STM32_CAN_40006400_PROP_SEG_PHASE_SEG1
|
|
|
|
#define CONFIG_CAN_1_PHASE_SEG2 ST_STM32_CAN_40006400_PHASE_SEG2
|
|
|
|
#define CONFIG_CAN_1_CLOCK_BUS ST_STM32_CAN_40006400_CLOCK_BUS
|
|
|
|
#define CONFIG_CAN_1_CLOCK_BITS ST_STM32_CAN_40006400_CLOCK_BITS
|
2018-05-03 11:04:12 +02:00
|
|
|
|
2018-05-04 13:34:39 +02:00
|
|
|
#define FLASH_DEV_BASE_ADDRESS ST_STM32F0_FLASH_CONTROLLER_40022000_BASE_ADDRESS
|
2018-01-27 23:12:30 +01:00
|
|
|
#define FLASH_DEV_NAME ST_STM32F0_FLASH_CONTROLLER_40022000_LABEL
|
2018-01-19 14:58:39 -06:00
|
|
|
|
2018-02-22 10:18:32 +02:00
|
|
|
#define CONFIG_USB_BASE_ADDRESS ST_STM32_USB_40005C00_BASE_ADDRESS
|
|
|
|
#define CONFIG_USB_IRQ ST_STM32_USB_40005C00_IRQ_USB
|
|
|
|
#define CONFIG_USB_IRQ_PRI ST_STM32_USB_40005C00_IRQ_USB_PRIORITY
|
|
|
|
#define CONFIG_USB_NUM_BIDIR_ENDPOINTS ST_STM32_USB_40005C00_NUM_BIDIR_ENDPOINTS
|
|
|
|
#define CONFIG_USB_NUM_IN_ENDPOINTS ST_STM32_USB_40005C00_NUM_IN_ENDPOINTS
|
|
|
|
#define CONFIG_USB_NUM_OUT_ENDPOINTS ST_STM32_USB_40005C00_NUM_OUT_ENDPOINTS
|
|
|
|
#define CONFIG_USB_RAM_SIZE ST_STM32_USB_40005C00_RAM_SIZE
|
|
|
|
|
2018-01-19 14:58:39 -06:00
|
|
|
/* End of SoC Level DTS fixup file */
|