This is a squash of the ``collab-hwm`` branch which converts all in-tree boards to hardware model version 2 including build system changes, board updates and soc conversions. This squash is a combination of the following commits: ca214745a1 soc: Remove soc_legacy folder and move ARM Kconfig f12cb0979f scripts: ci: check_compliance: remove HWMv1 checks 1807bcf4d4 boards: mimx8mq_evk: port to HWMv2 3ec2299c62 soc: nxp: port imx8mq SOC to HWMv2 8ea02f4e63 boards: verdin_imx8mp: convert to HVMv2 f2eb7652ce boards: phyboard_pollux: move to HVMv2 ab509a5ee0 boards: nxp: mimx8mp_evk: port M7 core to HWMv2 06ad037f99 soc: nxp: imx8mp: port M7 core to HWMv2 3f9e706859 boards: mimx8mm_phyboard: convert to HVMv2 204372d264 boards: imx8mm_evk: port CM4 core to HWMv2 f82c961a46 soc: nxp: imx8mm: port iMX8MM M4 core to HVMv2 6987b2e305 boards: pico_pi: convert to HVMv2 84484e6707 boards: warp7: convert to HWMv2 ae443d1e3c boards: meerkat96: port to HWMv2 e3629c64e6 boards: colibri_imx7d: port to HWMv2 fc835d893d soc: nxp: convert iMX7 Dual core to HWMv2 29ef2f23eb boards: udoo_neo_full: convert to HWMv2 fd49b1749e soc: nxp: convert iMX6 SoloX core to HWMv2 1e59b7a3fd soc: nxp: imxrt11xx: only set CONFIG_CPU_HAS_FPU_DOUBLE_PRECISION for M7 69bb0eb258 hwmv2: MAINTAINERS: Fix NXP maintainer yaml 1c4458890f boards: firefly: roc_rk3568_pc: Fix SMP configuration 651a4370ad boards: Fix variants and revisions 196cfda66d tests/samples: Drop default revision identifiers 6ec6b1d75a boards: Drop revision from twister identifiers for default revisions b774cdd59f scripts: utils: board_v1_to_v2: drop board_legacy prefix 7aa36e6640 boards: riscv: esp32c3_luatos_core: make usb variant fe25709a9c twister: add unit_testing soc and board f88f211b4e scripts: ci: check_compliance: improve the "not sorted" command b21a455dfb bluetooth: controller: Fix openisa checks fdc76c48a7 workflow: compliance: Add rename limit 14ecafc67d dts: bindings: vendor-prefixes: Sort entries dbc366c3c7 soc: nxp: lpc: Move wrong configurations 8e02c08f96 maintainers: Fix invalid paths b1b85e2495 boards: up: Fix spaces 58cc4013b3 maintainers: Fix xen path 66ce5c0b09 boards/soc: Add missing copyright headers bb47243254 boards: qemu: x86: Remove pointless file 2e816a8a3a samples: tests: update esp32-based board naming 9aeab17139 samples: tests: remove platform_exclude of esp32 boards a4fe97b9de boards: shields: m5stack_core2_ext: update board name 615fcab94a samples: ipm_esp32: fix board labels and skip testing 7752f69b7f boards: legacy: remove index entry for xtensa/riscv boards. 3eba827956 MAINTAINERS: update Espressif entries 914362bbd5 boards: xtensa: yd_esp32: Convert to v2 a62278fd23 boards: xtensa: xiao_esp32s3: Convert to v2 b6a11ccec4 boards: xtensa: olimex_esp32_evb: Convert to v2 c1067c16d2 boards: xtensa: odroid_go: Convert to v2 b8340b0109 boards: xtensa: m5stickc_plus: Convert to v2 9d81e417be boards: xtensa: m5stack_stamps3: Convert to v2 c296672720 boards: xtensa: m5stack_core2: Convert to v2 fada12aa9d boards: xtensa: m5stack_atoms3_lite: Convert to v2 fe37ebac1e boards: xtensa: m5stack_atoms3: Convert to v2 d32828fe6a boards: xtensa: kincony_kc868_a32: Convert to v2 5afba7855b boards: xtensa: heltec_wireless_stick_lite_v3: Convert to v2 ca48c17723 boards: xtensa: heltec_wifi_lora32_v2: Convert to v2 db1fd4d229 boards: xtensa: esp32s3_luatos_core: Convert to v2 a78b2552eb boards: xtensa: esp32s3_devkitm: Convert to v2 cc96061d96 boards: xtensa: esp32s2_saola: Convert to v2 ed854e05d1 boards: xtensa: esp32s2_lolin_mini: Convert to v2 4fa1ae8110 boards: xtensa: esp32s2_franzininho: Convert to v2 5543040a18 boards: xtensa: esp_wrover_kit: Convert to v2 2335ae79b3 boards: xtensa: esp32_ethernet_kit: Convert to v2 f910b7ad4f boards: xtensa: esp32_devkitc_wrover: Convert to v2 32104db555 boards: xtensa: esp32_devkitc_wroom: Convert to v2 e23a41200d boards: riscv: icev_wireless: Convert to v2 3c670e4e53 boards: riscv: xiao_esp32c3: Convert to v2 fc7c6a060b boards: riscv: stamp_c3: Convert to v2 22c2edb89c boards: riscv: esp32c3_luatos_core: Convert to v2 0a96dcb778 boards: riscv: esp32c3_devkitm: Convert to v2 be1ee1c446 vendors: update vendors lists 5e6c62137f soc: espressif_esp32: Port to HWMv2 037a3b52a4 boards: Raspberry Pi pico pwm led adjustment 7277cae6fa samples: blinky_pwm: enable pwm_leds in rpi_pico overlay da3e49d34e boards: nxp: update selection of FLASH_MCUX_FLEXSPI_XIP_MEM_TARGET bc8424dd3b soc: nxp: imxrt: move FLASH_MCUX_FLEXSPI_XIP_MEM_TARGET to SOC level 041cb52939 soc: brcm: bcm_vk: Rename to bcnvk 576b43a95c soc: Fix SOC_FAMILY name mismatches e8f3e6494d hwmv2: boards: intel: adsp: Fix runner after paths renamed 550399e927 boards: weact: stm32g431_core: Add wrongly deleted file back 08708c909e tests: drivers: flash: Renamed missed board rename 06dac41e68 hwmv2: Convert Seagate Faze board to hwmv2 dd8f842b40 hwmv2: nxp: update MAINTAINER paths for hwmv2 b4d1c04978 hwmv2: lpc: updated overlay and conf files in samples and tests 067c69089e boards: nxp: convert lpcxpresso55s69 to hwmv2 097205b40a hwmv2: Global fix of lpc54114_m4 overlay and conf files d8cfa6fb29 boards: nxp: convert lpcxpresso54114 to hwmv2 c29ed228c6 boards: nxp: convert lpcxpresso55s36 to hwmv2 88cfd3d6ac boards: nxp: convert lpcxpresso55s28 to hwmv2 ad30c940ee boards: nxp: convert lpcxpresso55s16 to hwmv2 9e5a10ec80 boards: nxp: convert lpcxpresso55s06 to hwmv2 5650c83268 boards: nxp: convert lpcxpresso51u68 to hwmv2 82cf44be45 boards: nxp: convert lpcxpresso11u68 to hwmv2 1a9c405a6f soc: nxp: convert LPC SOC family to hardware model V2 f2b536d253 boards: intel: doc: hwmv2: Fix some renamed paths 5ee6058710 samples/tests: Use board revisions b76687602f boards: Add yaml files for boards missing revisions 32ae4918d0 boards: nordic: Fix board names cc1dabca65 MAINTAINERS: Update for renamed folders a37ddce659 soc: xilinx: Rename to xlnx a1393a07f6 soc: xenvm: Rename to xen 813ed00f67 soc: raspberry_pi: Rename to raspberrypi 71317d6798 soc: cadence: Rename to cdns 8cb0c51ec6 soc: broadcom: Rename to brcm 2b9db15c69 soc: andes: Rename to andestech 0101216ce1 soc: altera: Rename to altr 4b4c3ca65d boards: wurth_elektronik: Rename to we cdc3ef499f boards: ublox: Rename to u-blox cabdd4ad05 boards: space_cubics: Rename to sc 4b5bd7ae8a boards: seeed_studio: Rename to seeed a992785ceb boards: raspberry_pi: Rename to raspberrypi 3c1cdc20fe boards: laird_connect: Rename to lairdconnect 291c7cde2b boards: cadence: Rename to cdns 95db897526 boards: broadcom: Rename to brcm 0a47b94879 boards: beagleboard: Change to beagle 9f9f221c24 boards: andes: Rename to andestech e7869ca38a boards: altera: Rename to altr bf2fb5eca3 various: Change SOC_FAMILY_NRF to SOC_FAMILY_NORDIC_NRF e25730ba56 modules: tf-m: Rename from nordic_nrf to nordic 9e3466606a boards: nordic_nrf: Rename to nordic 09a398dcc8 soc: nordic_nrf: Rename to nordic cb8ffc74f8 boards: renode: Add documentation index 2291ff4b55 boards: arm: riscv32_virtual: Convert to v2 484b7f1996 soc: riscv_renode_virtual: Port to HWMv2 cc5c2fb0c7 soc: raspberry_pi: Fix SOC_SERIES and SOC mismatch 59cb580513 soc: arm: designstart: Fix SOC_SERIES and SOC mismatch aa9e0de7af samples: Fix invalid links a1480cf1cf maintainers: Fix paths 0d719e004b boards: Update documentation links eb5c3e6f79 boards: wurth_elektronik: Drop duplicate prefix a34a3640b7 boards: waveshare: Drop duplicate prefix cf50e950e7 boards: weact: Drop duplicate prefix 737cfb548f boards: sparkfun: Drop duplicate prefix 505494c97a boards: segger: Drop duplicate prefix 4eaf69f37a boards: ruuvi: Drop duplicate prefix a1335caeae boards: ronoth: Drop duplicate prefix a9f7f30bf6 boards: raytac: Drop duplicate prefix 80db4c81b3 boards: qemu: Drop duplicate prefix 433d7e9976 boards: particle: Drop duplicate prefix 4ea79d19e7 boards: olimex: Drop duplicate prefix fd4ae6f6a8 boards: mikroe: Drop duplicate prefix 36080549bd boards: khados: Drop duplicate prefix 169bf8ae1d boards: intel: Drop duplicate prefix 25f04d5222 boards: holyiot: Drop duplicate prefix 11c2af0de8 boards: google: Drop duplicate prefix d5128f4016 boards: ebyte: Drop duplicate prefix 44fbc68cad boards: dragino: Drop duplicate prefix f7fe431b44 boards: contextual_electronics: Drop duplicate prefix 9094fea63b boards: circuit_dojo: Drop duplicate prefix b632acc1fc boards: blue_clover: Drop duplicate prefix 1a3316ebdc boards: bbc: Drop duplicate prefix 71c0344f8c boards: arduino: Drop duplicate prefix f0176fc25f boards: altera: Drop duplicate prefix 36b920ed0f boards: adi: Drop duplicate prefix 22520368d9 boards: adafruit: Drop duplicate prefix 296acfb2bc boards: actinius: Drop duplicate prefix 55063380b7 boards: 96boards: Drop duplicate prefix 1f93394b55 boards: nxp: convert mimxrt595_evk to hardware model v2 e7a4fd2ec1 soc: nxp: rt5xx: convert RT5xx SOC to HWMv2 01942f1d11 twister: normalize platform name when storing files/data 477c8b84dd twister: tests: test with slashes in platform names 64e3e816c4 soc: Add include guards 3a7aa2fa49 gitignore: update the compliance file list 84e1c17ad9 scripts: ci: check_compliance: add a check for board yml file a90f53ad57 boards: sync up the vendor tags and vendor-list af9aa65299 dts: vendor-prefixes: add keep-sorted markers 50f0bf05a3 dts: vendor-prefixes: sort the vendor list a10b614aa4 dts: vendor-prefixes: ensure all prefixes are lowercase 5abe735e93 manifest: update SOF sha for NXP HWMv2 9ab8f64ca9 modules: rename SOC_FAMILY_IMX 483ff8dd4d modules: mcux: remove SOC_FAMILY_NXP_ADSP f113dd5342 samples: update board name 39b31287d9 boards: nxp: Convert i.MX ADSP boards to hardware model v2 1511e356a2 soc: nxp: Port i.MX ADSP family to hardware model v2 c91e25ab47 soc: mec: rename all mec1501x reference to mec15xx 1c231fd939 hwmv2: boards: Convert IMXRT boards 417cff1e60 hwmv2: soc: Port IMXRT family to HWMV2 28d4e41b1b hwmv2: clean up arm64 soc and board empty directory 2b520f83cb hwmv2: port NXP SoC LS1046A to V2 bf7899c645 hwmv2: port nxp_ls1046ardb board to V2 33f7b61866 samples/tests: Rename numaker boards 8f20ea6e93 boards: nuvoton: numaker_pfm: Split into 2 boards 7cf4ff43a1 drivers: pinctrl: imx: align with hwm v2 c68e1fea4e drivers: clock_control: ccm_rev2: align with hwm v2 update 3b49014a0f hwmv2: move imx8mn EVK board to V2 14f344eeab hwmv2: move imx8mp EVK board to V2 40f3f8f22d hwmv2: move imx8mm EVK board to V2 10bf79ea51 hwmv2: move imx8m soc for a-core to V2 8727d5ca80 hwmv2: move imx93 EVK board to V2 c81ef01563 hwmv2: move imx93 soc to V2 5836c1b699 modules: mcux: introduce CONFIG_MCUX_CORE_SUFFIX 338f6f2bf1 doc: update board porting guide to match new hardware model 9639a1b5dc soc: silabs: drop useless defconfigs 981807444e soc: silabs: introduce SOC_GECKO_SDID 5d07e82485 soc: silabs: SOC_FAMILY_* replace SOC_GECKO_SERIES* 2fd081ac86 soc: silabs: align comments with soc tree 66d425f571 soc: silabs: split in families 5bd38f47a9 arch: arch: kconfig: Fix wrong placement of endmenu 00c6ef25be tests/samples: Rename overlay files for renamed boards 0c639b8378 boards: Fix bools and selections c2ef907d1d drivers: flash: it8xxx2: Add missing Kconfigs 553de2ebc9 soc: ite: ec: it8xxx2: Fix SOC_SERIES being in wrong file b8ec0080c2 boards: Documentation link fixes eb7025e50f tests: Update board names for hwmv2 10ef3d4bd2 boards: silab: Add documentation index file ba9fdaa1d6 boards: arm: efr32_radio: Convert to v2 86c8d4a0ca boards: arm: efm32pg_stk3402a: Convert to v2 575ac5cafb manifest: Update hal_silabs 87b2907304 boards: arm: efr32_thunderboard: Convert to v2 14b30055ab boards: arm: efr32mg_sltb004a: Convert to v2 0012bfc15d boards: arm: efr32xg24_dk2601b: Convert to v2 f526225ead boards: arm: efm32wg_stk3800: Convert to v2 19e7df29df boards: arm: efm32pg_stk3401a: Convert to v2 0bd7d963d6 boards: arm: efm32hg_slstk3400a: Convert to v2 795a90f9bf boards: arm: efm32gg_stk3701a: Convert to v2 43d5540be7 boards: arm: efm32gg_slwstk6121a: Convert to v2 065148d856 boards: arm: efm32gg_sltb009a: Convert to v2 1dc9a8aa17 soc: silabs_exx32: Port to HWMv2 763571e878 tests: Expand names dae301b8a3 boards: xen: xenvm: Expand name 19e60eef36 boards: qemu: qemu_cortex_a53: Expand names a0a7c30f28 soc: intel: intel_adsp: Fix issues df9a4223fe scripts: ci: introduce soc name check in check_compliance ed401abaff soc: emsdsp: align SoC name defined in soc.yml to Kconfig SOC setting fc78e5eaa4 MAINTAINERS: update RISC-V arch area paths 4e586958ff boards: convert QEMU RISC-V 64 bit board to Zephyr HWMv2 f4c31a2b86 boards: convert QEMU RV32E board to Zephyr HWMv2 5b2ffc652b boards: convert QEMU RISC-V 32 bit board to Zephyr HWMv2 5db061a4c6 soc/riscv: convert the QEMU virt RISCV-32 SoC to HWMv2 6547845e9d boards: convert SparkFun RED-V Things Plus to Zephyr HWMv2 95a1f96399 boards: convert SiFive HiFive Unmatched to Zephyr HWMv2 e563eb0a62 soc/sifive/sifive_freedom: add SiFive Freedom FU740 SoC 8914bc58b6 boards: convert SiFive HiFive Unleashed to Zephyr HWMv2 7e8de1e781 soc/sifive/sifive_freedom: add SiFive Freedom U540 SoC bfcc2ed18f boards: convert SiFive HiFive1 Rev. B to Zephyr HWMv2 330fc38f9f boards: convert SiFive HiFive1 to Zephyr HWMv2 b9e06f4c38 soc/sifive/sifive_freedom: add SiFive Freedom E310 SoC 4b90b30b9d scripts: west_commands: completion: Add hwmv2 complete to fish 0f6842e2fa scripts: west_commands: completion: Add hwmv2 complete to zsh b2af1e1737 scripts: west: list_boards: Fix hwmv2 output 686a4b78b8 scripts: west_commands: completion: Add hwmv2 complete to bash 396b6bb856 soc: nxp: fix typo in SoC name 765299c627 soc: broadcom: align SoC names defined in soc.yml to Kconfig SOC setting 7efd46eb41 soc: arm: align SoC names defined in soc.yml to Kconfig SOC setting 505cbc5c42 soc: mec: align SoC names defined in soc.yml to Kconfig SOC setting 951a140701 soc: ti: define SOC name in Kconfig a795d28810 snippets: Initial HWMv2 support f9a957e6f6 boards: nordic: nrf9160dk: Fix missing nrf52840 config df994e7ee8 soc: xilinx: zync7000: Remove xilinx from soc series name 8dfabd56ca soc: cypress: Add protection guard to file 447b951593 tests: kernel: tickless: Remove old board name bad5dfa71f boards: nordic: nrf5340dk: Fix board names ad2e863f39 soc: atmel: Use new family prefix 3f08e714b2 soc: intel_adsp: hwmv2: Align SOC_SERIES_INTEL_ACE name and value 6734597a76 soc: intel_adsp_cavs: hwmv2: Align SOC_SERIES name and value 2908af0bcc boards: nrf51dk/dongle: change SoC to nRF51822 d1ceb29fca soc: align CONFIG_SOC values to match soc.yml names 4768ccaf70 tests: drivers: gpio: gpio_api_1pin: exclude hifive1 ebdb0879ad boards: nxp: s32z2xxdc2: convert to hwmv2 ae82580d08 boards: nxp: mr_canhubk3: convert to hwmv2 c5f0defbae boards: nxp: ucans32k1sic: convert to hwmv2 1e46cabce6 soc: nxp: convert NXP S32 family to hwmv2 f2f85133f2 soc: stm32: Rename series path 86642f4e78 soc: stm32: Rename Kconfig SOC_SERIES symbols c61e807896 soc: stm32: Cleanup Kconfig.defconfig files ca46c8abc9 tests: Fix board names fbfed5f48f maintainers: Update synopsys entries 8cd8b1cc47 boards: synopsys: Add documentation index 6f6cc57a04 boards: arc: hsdk4xd: Convert to v2 c4c14a54ca soc: snps_arc_hsdk4xd: Port to HWMv2 06c2054e5c boards: arc: iotdk: Convert to v2 ff0e0fce1b soc: snps_arc_iot: Port to HWMv2 334264c46a boards: arc: emsdp: Convert to v2 8b947a0e91 soc: snps_emsdp: Port to HWMv2 990417bbde tests: Update board names for hwmv2 e12719154a boards: arc: em_starterkit: Convert to v2 437a430fbe soc: snps_emsk: Port to HWMv2 f93387f968 boards: arc: hsdk: Convert to v2 1cf2498b13 soc: snps_arc_hsdk: Port to HWMv2 47abe81256 boards: arc: nsim: Convert to v2 1e33786dc4 soc: snps_nsim: Port to HWMv2 7f081914db boards: arc: qemu_arc: Convert to v2 bc97349dbd soc: snps_qemu: Port to HWMv2 a9902ff58e boards: Use zephyr_file for file links 126e1a4e72 boards: Fix invalid documentation links 899f0257c3 boards: stm32wb: Restore missing .defconfig files 790c10b1ee soc: x86/atom: imply mmu, do not select it faee62088d boards: x86: remove qemu_x86_tiny_768 c34d186a57 x86: atom: remove soc.h with unused content 1be3a9e9d3 x86: remove legacy ia32, use atom instead 60e6b400f9 boards: qemu: move qemu_x86 -> x86 c4fbac27e8 boards: infineon: Add documentation index b4dd29a9c4 maintainers: Update paths for hwmv2 380f5fdb2b boards: cypress: Add documentation index 9de981be05 boards: arm: xmc47_relax_kit: Convert to v2 6394e8a348 boards: arm: xmc45_relax_kit: Convert to v2 04dbf17e19 soc: xmc_4xxx: Port to HWMv2 c9731f1bce boards: arm: cy8cproto_063_ble: Convert to v2 53d41869d1 boards: arm: cy8cproto_062_4343w: Convert to v2 46c4f01427 boards: arm: cy8ckit_062s4: Convert to v2 d285e19cf2 boards: arm: cy8ckit_062_wifi_bt: Convert to v2 2bebd7298c boards: arm: cy8ckit_062_ble: Convert to v2 af243274c2 soc: psoc6 and psoc_6: Port to HWMv2 105a2bae84 cmake: modules: boards: Fix board deprecation for HWMv2 dca54e000a cmake: modules: boards: Enhance board aliases for HWMv2 fc314e8e3f cmake: modules: boards: Fix BOARD_ALIAS 9a7c2ce6d5 soc: gaisler: Move Kconfig file 1ac56d0501 soc: soc_legacy: mips: Remove out file c054381a7a boards: adjust few boards/ paths 4d93b8d9fd boards: convert all microchip MEC boards to hwmv2 ab2fcb1245 soc: convert microchip_mec to hwmv2 ead4b57a7b soc: arm64: intel_socfpga: hwmv2: Rename SoCs d4c143d306 MAINTAINERS: intel_socfpga: Adjust to HWMv2 move 70a66ac03a boards: arm64: intel_socfpga: Move boards to subdirectories 8a85c07799 boards: arm64: intel_socfpga_agilex5_socdk: move to HWMv2 8c253a99fc boards: arm64: intel_socfpga_agilex_socdk: move to HWMv2 ab883b8019 soc: arm64: intel_socfpga: Move and convert to HWMv2 7c8b7a153b soc: arm: intel_socfpga_std: Rename with HWMv2 8dc2b911f6 soc: board: intel_socfpga_std: Align names to 'Cyclone V' 402366117a soc: arm: intel_socfpga_std: Align board subdirectory f0a8d12745 boards: arm: cyclonev_socdk: Move to HWMv2 2271f17a86 soc: arm: intel_socfpga_std: Move and convert to HWMv2 841c2a9d99 boards: riscv: beaglev_fire: Convert to v2 3b314531ab boards: riscv: mpfs_icicle: Convert to v2 d4ea2bf70b boards: riscv: m2gl025_miv: Convert to v2 5256e9fcc3 soc: microchip_miv: Port to HWMv2 18e5cf1d51 maintainers: Update path for hwmv2 eab8628f98 boards: arm: qemu_cortex_m3: Convert to v2 1532f2fee1 soc: ti_lm3s6965: Port to HWMv2 430ca6a475 maintainers: Update ambiq paths a9b9b41b91 boards: ambiq: Add index db0271ecbb boards: arm: apollo4p_blue_kxr_evb: Convert to v2 957e2b2061 boards: arm: apollo4p_evb: Convert to v2 5a90a44454 soc: ambiq: Port to HWMv2 a20c113fbd boards: nxp: convert ip_k66f to hwmv2 34e3852a54 boards: nxp: convert usb_kw24d512 to hwmv2 20ad604de6 boards: nxp: convert twr_kv58f220m to hwmv2 2e2a7b7656 boards: nxp: twr_ke18f: convert to hwmv2 f7dcc2eb5e boards: nxp: convert rddrone_fmuk66 to hwmv2 b58e90a2e9 boards: nxp: convert hexiwear to hwmv2 aae6e9e454 boards: nxp: frdm_kw41z: convert to hwmv2 1d3baac2d6 boards: nxp: convert frdm_kl25z to hwmv2 3b1d21483f boards: nxp: frdm_k82f: port to hwmv2 6046e6ded9 boards: nxp: port frdm_k64f to hwmv2 0a7bf9fd79 boards: nxp: port frdm_k22f to hwmv2 dce697c823 boards: nxp: add toctree placeholder 666a353409 soc: nxp: kinetis: convert kinetis SOC family to hardware model V2 89f0a6034b maintainers: Update paths for renesas boards/socs 004bd43c48 tests/samples/snippets: Update board names for hwmv2 a6d756923d boards: arm and arm64: rcar_h3ulcb: Convert to v2 3801216b8d boards: arm64: rcar_salvator_xs_m3: Convert to v2 b7cc30aaea boards: arm: rcar_h3_salvatorx_cr7: Convert to v2 866427ea29 boards: arm: arduino_uno_r4: Convert to v2 2689b3f0ee soc: ra: Port to HWMv2 e7ebc727c8 boards: arm: da1469x_dk_pro: Convert to v2 903265b2bb boards: arm: da14695_dk_usb: Convert to v2 529a78ed51 soc: smartbond: Port to HWMv2 97cf636ae0 boards: arm: rcar_spider_cr52: Convert to v2 6d0c53f3a1 soc: rcar: Port to HWMv2 44e0aa0668 soc: renesas: rzt2m: Move folder structure for more SoCs 85238fc205 boards: misc: Fixed STM32 based boards doc links dffc08af56 boards: riscv: niosv_m: move and convert to HWMv2 545093abe4 boards: riscv: niosv_g: move and convert to HWMv2 ecfa192f1b soc: riscv: intel_niosv: move and convert to HWMv2 fd1e8cdc30 hwmv2: sof: intel_adsp: submanifest provisional link 8bf067e625 doc: boards: intel_adsp: Re-order pages 4833275ccd MAINTAINERS: intel_adsp: Adjust to HWMv2 move b9a70e5ea2 soc: intel_adsp: tools: pylint compliance workaround 18c70cc4bf hwmv2: tests: boards: intel_adsp: Adjust board names ca52baf9de hwmv2: boards: intel_adsp: Overhaul board configurations d1b3bcce64 soc: boards: xtensa: intel_adsp_ace: Rename with HWMv2 f362a8ae2c doc: soc: boards: intel_adsp_cavs25: Rename with HWMv2 51dee5da92 tests: samples: boards: intel_adsp_cavs25: Rename with HWMv2 e66c35e0d0 boards: xtensa: intel_adsp_cavs25: Rename board with HWMv2 d1491a4810 soc: boards: xtensa: intel_adsp_cavs25: Rename with HWMv2 fa0fca79c4 scripts: west: runners: intel_adsp: Adjust path to HWMv2 acd18bfaf7 boards: xtensa: intel_adsp_ace20_lnl: move and convert to HWMv2 546c94b958 boards: xtensa: intel_adsp_ace15_mtpm: move and convert to HWMv2 8aab718c3e boards: xtensa: intel_adsp_cavs25_tgph: change to board variant 30f17424a4 boards: xtensa: intel_adsp_cavs25: move and convert to HWMv2 35a97cb524 soc: xtensa: intel_adsp: HWMv2 workaround for SOF config fdc20fdff6 soc: xtensa: intel_adsp: move and convert to HWMv2 22dc2b6391 cmake: improved board handling for revisions 2f1e33a2e6 cmake: improve arch error message for invalid arch selection c47c37d3db sample: basic: blinky_pwm: Exclude rpi_pico w variant 7a788b9a18 boards: raspberry_pi: rpi_pico: Use full name for w variant 7046b92d41 tests: atmel_sam: adc: Fix sam4e_xpro adc build 253ee9638c tests: atmel_sam0: Update platform name ccb4c63324 samples: atmel_sam0: Update platform name 2d4acf9230 boards: arduino_nano_33_iot: Convert to HWMv2 a60d28969a boards: arduino_mkrzero: Convert to HWMv2 0409e51d3f boards: arduino_zero: Convert to HWMv2 1b2528df1b boards: wio_terminal: Convert to HWMv2 af1096e7ca boards: ev11l78a: Convert to HWMv2 0b1db9c53d boards: adafruit_trinket_m0: Convert to HWMv2 e9874671e2 boards: adafruit_itsybitsy_m4_express: Convert to HWMv2 ba6c014071 boards: adafruit_grand_central_m4_express: Convert to HWMv2 33ad4a51ca boards: adafruit_feather_m0_lora: Convert to HWMv2 9812f3d54e boards: adafruit_feather_m0_basic_proto: Convert to HWMv2 c76b1fbeca boards: serpente: Convert to HWMv2 649789e433 boards: seeeduino_xiao: Convert to HWMv2 6b3bdb7364 boards: same54_xpro: Convert to HWMv2 93dda5ee4b boards: samr34_xpro: Convert to HWMv2 e48e1f5d5b boards: samc21n_xpro: Convert to HWMv2 f11cf73df1 boards: saml21_xpro: Convert to HWMv2 ac73ed6dcd boards: samd20_xpro: Convert to HWMv2 0fdbe3552e boards: samd21_xpro: Convert to HWMv2 854cff3905 boards: samr21_xpro: Convert to HWMv2 a87ea5bc0a soc: atmel: sam0: Port to HWMv2 706e5d27cd boards: riscv: neorv32: Convert to v2 d1edcdd088 soc: neorv32: Port to HWMv2 0f7add89ca boards: native_sim/posix: Add 64bit versions as variants b6edad8d68 soc: soc_legacy: remove the arm/st_stm32 folder c58e0822a6 boards: Convert nucleo_f207zg to HWM v2 b987093a80 soc: v2: stm32: Migrate STM32F2 series 2096fd4652 samples: bluetooth: hci_uart: Fix wrongly converted board names 830f9c5a82 MAINTAINERS: Update Atmel entries 527cd9d8cd CODEOWNERS: Update Atmel entries 83af7d0c1c samples: atmel_sam: Update platform name fd9b84d457 tests: atmel_sam: Update platform name 3c72fe863c boards: arduino_due: Convert to HWMv2 37dfacbf9e boards: RoboKit1: Convert to HWMv2 1108d7b0ed boards: sam_v71_xult: Convert to HWMv2 bed44a5c28 boards: sam_e70_xplained: Convert to HWMv2 40448c5a9f boards: sam4s_xplained: Convert to HWMv2 31273692c0 boards: sam4l_ek: Convert to HWMv2 35b5d33ef0 boards: sam4e_xpro: Convert to HWMv2 3b84b9910a soc: atmel: Port SAM family to HWMv2 da00d0e7b9 boards: Convert nucleo_wba55cg to HWM v2 fb2103f89e boards: Convert nucleo_wba52cg to HWM v2 1f9a533fbc soc: st: stm32: Migrate STM32WBA series 3f92f65b28 boards: fix documentation for alientek and blues boards 7646b74aaf boards: stm32l4: doc: add zephyr_file to defconfig path fea54ddcd9 boards: Convert adi_eval_adin2111ebz to HWM v2 d47f1878b1 boards: Convert adi_eval_adin1110ebz to HWM v2 ae42be236b boards: Convert swan_r5 to HWM v2 83bd1a9ecc boards: Convert stm32l4r9i_disco to HWM v2 39c26f09ed boards: Convert stm32l496g_disco to HWM v2 29d03c970b boards: Convert stm32l476g_disco to HWM v2 74acec315c boards: Convert sensortile_box to HWM v2 fee6d8676e boards: Convert pandora_stm32l475 to HWM v2 008b5d9392 boards: Convert nucleo_l4r5zi to HWM v2 24e357d623 boards: Convert nucleo_l4a6zg to HWM v2 2c5f9dcce0 boards: Convert nucleo_l496zg to HWM v2 4da061646f boards: Convert nucleo_l476rg to HWM v2 15956a69b8 tests: drivers: flash: stm32: update platform name 80324f7707 boards: Convert nucleo_l452re_p to HWM v2 9893e0d111 boards: Convert nucleo_l452re to HWM v2 46f92b227b boards: Convert nucleo_l433rc_p to HWM v2 ed5d1bb4cd boards: Convert nucleo_l432kc to HWM v2 325f95ec20 boards: Convert nucleo_l412rb_p to HWM v2 d055676307 boards: Convert disco_l475_iot1 to HWM v2 c7a415d92c boards: Convert b_l4s5i_iot01a to HWM v2 d15144f582 soc: st: stm32: Migrate STM32L4 series a63ff71bcb boards: nrf_bsim: Add new nrf5340 board definitions b53c6f412c boards: nrf_bsim: Remove redundant option setting 83eb4fc069 MAINTAINERS: intel_ish: Adjust to HWMv2 move 715685b19f boards: x86: intel_ish: move and convert intel_ish boards to HWMv2 5b9ef94106 soc: x86: intel_ish: move and convert to HWMv2 12b297707a boards: Convert stm32wb5mmg to HWM v2 cdcea932bc boards: Convert stm32wb5mm_dk to HWM v2 0a3ae2b223 boards: Convert nucleo_wb55rg to HWM v2 20b4ce17d5 soc: st: stm32: Migrate STM32WB series 47c65400d6 soc: st: stm32: fix stm32l0 family 59ec56f9e6 boards: Convert stm32h573i_dk to HWM v2 dc5977dbba boards: Convert nucleo_h563zi to HWM v2 a6e4928543 soc: st: stm32: Migrate STM32H5 series 99f248e048 soc: stm32u5: Fix references after conversion to hw modelv2 15f16834e6 boards: Convert stm32u5a9j_dk to HWM v2 c1ee449ef1 boards: Convert sensortile_box_pro to HWM v2 db4deddf9d boards: Convert nucleo_u5a5zj_q to HWM v2 2fd3ed43d2 boards: Convert nucleo_u575zi_q to HWM v2 902fceb173 boards: Convert b_u585i_iot02a to HWM v2 d716ca1a10 soc: st: Migrate stm32u5 series to new hw model b7abc89428 hwmv2: boards: x86: doc: Adjust common docs to new locations 69b334f54b MAINTAINERS: Change paths to native and nrf*bsim boards 614611a528 boards: nrf*_bsim: Convert to HW model v2 5821b9ec2e board: native_sim/posix: Convert to hwmv2 04cbad174e soc: native: Convert to HWMv2 24ca0febfc boards: nrf_bsim: Fix path to pinctrl_soc.h 9a32559a2d cmake: FindHostTools: Fix for hwmv2 for host based targets c4b11e0251 boards: longan_nano: port to HWMv2 97edd05be3 boards: gd32vf103c_starter: port to HWMv2 9cf624c410 boards: gd32vf103v_eval: port to HWMv2 b40bf25e5e soc: gd_gd32: reorganize folders 71600d7e95 soc: gd_gd32: move pinctrl_soc.h content back to soc folder 2bd84a1bc5 soc: gd_gd32: port gd32vf103 series to HWMv2 9dc342143b boards: doc: fix a bunch of broken reference 10392d693d doc: boards: split out shields b2def8ed3a boards: acrn: fix title bf7d3efe78 boards: riscv: tlsr9518adk80d: Convert to v2 c579770e1d soc: telink_tlsr: Port to HWMv2 9131540109 soc: stm32h7: Couple of tests fixes following migration 2efcefc089 boards: Convert stm32h7b3i_dk to HWM v2 d9b295a85b boards: Convert stm32h750b_dk to HWM v2 a2f56bdcd5 boards: Convert stm32h747i_disco to HWM v2 00314155df boards: Convert stm32h735g_disco to HWM v2 b08819dff7 boards: Convert nucleo_h7a3zi_q to HWM v2 56456c16e5 boards: Convert nucleo_h753zi to HWM v2 91f9198dc4 boards: Convert nucleo_h745zi_q to HWM v2 96f1bafbf9 boards: Convert nucleo_h743zi to HWM v2 b290f25baa boards: Convert nucleo_h723zg to HWM v2 9fbe6bf191 boards: Convert fk7b0m1_vbt6 to HWM v2 44bcfe57c7 boards: Convert arduino_portenta_h7 to HWM v2 4c86af7eae boards: Convert arduino_opta_m4 to HWM v2 b4f852f738 boards: Convert arduino_giga_r1 to HWM v2 bac9789264 soc: st: Migrate stm32h7 series to new hw model a954e1722d boards: stm32l0: Cleanup board _defconfig files after migration 7e8515b241 boards: Convert ronoth_lodev to HWM v2 25246c21ef boards: Convert nucleo_l073rz to HWM v2 09396eb2e6 boards: Convert nucleo_l053r8 to HWM v2 70c004fd83 boards: Convert nucleo_l031k6 to HWM v2 e3daa98e79 boards: Convert nucleo_l011k4 to HWM v2 a2de60c6da boards: Convert dragino_nbsn95 to HWM v2 e877ce9cec boards: Convert dragino_lsn50 to HWM v2 2b50218c23 boards: Convert b_l072z_lrwan1 to HWM v2 4a65f55916 soc: st: Migrate stm32l0 series to new hw model cc6e6be01f boards: fix few leftover ITE board references a837303268 soc: stm32: Protect Kconfig symbols by SOC_FAMILY_STM32 88e5959f17 hwm2: Fix unit_testing: it is also a legacy board by now 95e06e8663 cmake: Fix uses of old SOC path d517d3cc24 soc: set linker script for ra4m1 68f9aeddab soc: ite: add SOC_SERIES_ITE_IT8XXX2 guards around ITE options ccf4f48f01 boards: convert ite boards to hwmv2 4a6e286a3b soc: convert ite_ec to hwmv2 12e375f826 doc: handle arch / soc / board docs in new hardware model b4db917de9 boards: Add documentation index files d6e0d27efe samples: bluetooth: hci_uart: Fix wrong named files bc16a7a727 tests: Update board names for hwmv2 2834883843 boards: riscv: rv32m1_vega: Convert to v2 9c68231ba9 soc: openisa_rv32m1: Port to HWMv2 986e9619fd soc: starfive_jh71xx: Port to HWMv2 e82932e787 boards: riscv: litex_vexriscv: Convert to v2 cb9339f88f soc: litex_vexriscv: Port to HWMv2 1cd4c34654 boards: riscv: opentitan_earlgrey: Convert to v2 92eadf06b8 soc: opentitan: Port to HWMv2 a8659e170b boards: riscv: titanium_ti60_f225: Convert to v2 359133d725 soc: efinix_sapphire: Port to HWMv2 6d466429ed soc: soc_legacy: riscv: litex_vexriscv: Add updated paths a1ff441eb3 boards: riscv: adp_xc7k_ae350: Convert to v2 ef82a8255c soc: ae350: Port to HWMv2 282204758a samples: boards: stm32: ccm: fix include path 8ca9341195 samples: basic: threads: fix broken reference 8a947f446d boards: nrf52840dk: fix rst syntax 324cb41153 boards: nordic_nrf: fix broken references 963c74df1c boards: intel_(ish|adl|ehl|rpl), up_squared: fix include paths 8d518ce504 boards: legacy: drop empty folders 0fef0cef5b boards: mps2: fix table formatting e52ccc244f boards: add HWMv2 board index c7426eca5e boards: arm: add legacy tag 1eba9d8a8f boards: acrn: create vendor folder 8d92edc727 tests: kernel: Adjust qemu_x86_tiny_768 configuration HWMv2 75117d1b2d scripts: ensure posix path is used with --cmakeformat 0b0384b56a maintainers: update paths after HWMv2 changes c1b77b223d boards: arm: pan1783: Convert to v2 91a077b2ab boards: posix: nrf_bsim: Update paths 413b6c2a40 cmake: modules: configuration_files: Add board identifier overlay file 4f572ba24f treewide: Update board names for hwmv2 cb348c7edf boards: arm: nrf54l15pdk_nrf54l15: Convert to v2 811ad90566 boards: arm: nrf54h20pdk_nrf54h20: Convert to v2 d44ef90cf8 soc: nordic_nrf: Migrate nRF54H/nRF54L to v2 and fix nrf c860f205de boards: arm: nrf9151dk_nrf9151: Convert to v2 fba98a1763 soc: nordic_nrf: Migrate nRF9151 to v2 5c156a2d35 boards: arm: 96b_carbon_nrf51: Convert to v2 cfc47a3a4b boards: arm: nrf9161dk_nrf9161: Convert to v2 37129b4e44 boards: arm: nrf9131ek_nrf9131: Convert to v2 a923beba5d boards: arm: bl5340_dvk: Convert to v2 d242b2703b boards: arm: raytac_mdbt53v_db_40_nrf5340: Convert to v2 9c80d4e644 boards: arm: raytac_mdbt53_db_40: Convert to v2 28268c4938 boards: arm: nrf5340_audio_dk_nrf5340: Convert to v2 33ad2b5bc6 boards: arm: thingy53_nrf5340: Convert to v2 40daa94f2d boards: arm: nrf9160_innblue22: Convert to v2 2b0dbb9d51 boards: arm: nrf9160_innblue21: Convert to v2 ee6f7697ac boards: arm: sparkfun_thing_plus_nrf9160: Convert to v2 594e4bad6b boards: arm: circuitdojo_feather_nrf9160: Convert to v2 a5803ba099 boards: arm: actinius_icarus: Convert to v2 db8c275456 boards: arm: actinius_icarus_bee: Convert to v2 30177cf53d boards: arm: actinius_icarus_som: Convert to v2 486504cf24 boards: arm: actinius_icarus_som_dk: Convert to v2 dd0672a64c boards: arm: nrf9160dk_*: Convert to v2 c1565b3d14 boards: arm: xiao_ble: Convert to v2 6dd2723314 boards: arm: qemu_cortex_m0: Convert to v2 ee1ce24a42 boards: arm: bbc_microbit: Convert to v2 1952d559f2 boards: arm: rm1xx_dvk: Convert to v2 9e12c3d8bd boards: arm: nrf51dongle_nrf51422: Convert to v2 0ffbc1da33 boards: arm: nrf51_blenano: Convert to v2 be52dfb7b6 boards: arm: nrf51_vbluno51: Convert to v2 4c29d1827f boards: arm: nrf51_ble400: Convert to v2 5b4a9556fd boards: arm: raytac_mdbt53_db_40_nrf5340: Fix typo 69e5d87a15 boards: arm: contextualelectronics_abc: Convert to v2 5e4ace1bbe boards: arm: degu_evk: Convert to v2 2762460a64 boards: arm: pan1781_evb: Convert to v2 fdc3913e76 boards: arm: ubx_evkninab1_nrf52832: Convert to v2 9c9c3a09a1 boards: arm: holyiot_yj16019: Convert to v2 109edc296f boards: arm: blueclover_plt_demo_v2_nrf52832: Convert to v2 7bfcdbbe8f boards: arm: decawave_dwm1001_dev: Convert to v2 0fbb543983 boards: arm: acn52832: Convert to v2 073e0f8080 boards: arm: we_proteus2ev_nrf52832: Convert to v2 197a19f396 boards: arm: ebyte_e73_tbb_nrf52832: Convert to v2 1616fc8ae5 boards: arm: nrf52_vbluno52: Convert to v2 5622077738 boards: arm: nrf52_sparkfun: Convert to v2 a6289516e4 boards: arm: 96b_nitrogen: Convert to v2 439d836883 boards: arm: nrf52_blenano2: Convert to v2 16e65f09c4 boards: arm: arduino_nicla_sense_me: Convert to v2 862efd5a21 boards: arm: thingy52_nrf52832: Convert to v2 dede0f6cd3 boards: arm: nrf52_adafruit_feather: Convert to v2 91e864ea29 boards: arm: nrf52832_mdk: Convert to v2 47ec3e416b boards: arm: ruuvi_ruuvitag: Convert to v2 52f797a227 boards: arm: pinetime_devkit0: Convert to v2 433db339f9 boards: arm: ubx_evkannab1_nrf52832: Convert to v2 a646d3f2d5 boards: arm: ubx_bmd300eval_nrf52832: Convert to v2 d0d434bf86 cmake: print identifier instead of variant c3f5ed8157 boards: arm: we_proteus3ev_nrf52840: Convert to v2 eecff8ee7a boards: arm: nrf52840_mdk_usb_dongle: Convert to v2 34507614f6 boards: arm: nrf52840_mdk: Convert to v2 f02b56cb96 boards: arm: nrf52840_blip: Convert to v2 600c55c92a boards: arm: nrf52840_papyr: Convert to v2 f294bfc5e4 boards: arm: reel_board: Convert to v2 882524d2a0 boards: arm: nrf21540dk_nrf52840: Convert to v2 4bce0e9b39 boards: arm: nrf52840dongle_nrf52840: Convert to v2 d0229c771f boards: arm: particle_argon: Convert to v2 23a0570e64 boards: arm: particle_boron: Convert to v2 b6d3e1764f boards: arm: particle_xenon: Convert to v2 499f3e7902 boards: arm: rak5010_nrf52840: Convert to v2 9ae6b1804d boards: arm: rak4631_nrf52840: Convert to v2 fe2c90da5c boards: arm: pinnacle_100_dvk: Convert to v2 3d4d46698c boards: arm: ubx_evkninab3_nrf52840: Convert to v2 b1afbf0158 boards: arm: ubx_bmd380eval_nrf52840: Convert to v2 9f9897c872 boards: arm: ubx_bmd345eval_nrf52840: Convert to v2 f7fb2030c7 boards: arm: ubx_bmd340eval_nrf52840: Convert to v2 7186432662 boards: arm: raytac_mdbt50q_db_40_nrf52840: Convert to v2 32c4bdc0c4 boards: arm: pan1780_evb: Convert to v2 7b64c638a8 boards: arm: pan1770_evb: Convert to v2 156ee8ad8a boards: arm: mg100: Convert to v2 3d33dadeb0 boards: arm: arduino_nano_33_ble: Convert to v2 4fee7371d2 boards: arm: adafruit_itsybitsy_nrf52840: Convert to v2 ad37a0c222 boards: arm: adafruit_feather_nrf52840: Convert to v2 cf85b7169f boards: arm: bt510: Convert to v2 44b67ac430 boards: arm: bt610: Convert to v2 7dbb65d371 boards: arm: ubx_evkninab4_nrf52833: Convert to v2 5e79cb957d boards: arm: raytac_mdbt50q_db_33_nrf52833: Convert to v2 12bd83a218 boards: arm: pan1782_evb: Convert to v2 1a135ec352 boards: arm: bbc_microbit_v2: Convert to v2 4dbe97e5ea boards: arm: nrf52833dk: Convert to v2 d632b90043 boards: arm: ubx_bmd360eval_nrf52811: Convert to v2 cc1a30f24b boards: arm: we_ophelia1ev_nrf52805: Convert to v2 df0df9000b boards: arm: ubx_bmd330eval_nrf52810: Convert to v2 d2c7972a9a boards: arm: nrf52dk: Convert to v2 202c2bf447 boards: arm: bl654_sensor_board: Convert to v2 c3e36f2042 boards: arm: bl654_usb: Convert to v2 b9dd58aea1 boards: arm: bl654_dvk: Convert to v2 0e1898b093 boards: arm: bl653_dvk: Convert to v2 286f4a7524 boards: arm: bl652_dvk: Convert to v2 d1709cdb37 boards: update nRF51dk board to board scheme v2. 8f040cff2c boards: Update nrf5340dk_nrf5340 to HWMv2 scheme 8c90fae8e0 boards: update nRF52840dk_nrf52840/nrf52811 board to board scheme v2. c828dcc60e boards: common: openocd-nrf5: Add HWMv2 support c79f1b0d94 kconfig: soc: adopt Nordic SoC series to support hw model v2 scheme 3584b30fc1 tests: Update board names for hwmv2 94024d940e boards: arm: arty_a7: Convert to v2 8053c3a8df boards: arm: scobc_module1: Convert to v2 d5473b76fe soc: designstart: Port to HWMv2 f5792b05e7 boards: arm: fvp_baser_aemv8r_aarch32: Convert to v2 ff202daa8e soc: fvp_aemv8r_aarch32: Port to HWMv2 e66cbc2945 boards: arm: v2m_musca_s1: Convert to v2 33b47b2edb boards: arm: v2m_musca_b1: Convert to v2 baeebd31d2 soc: musca: Port to HWMv2 73b257a3f9 boards: arm: v2m_beetle: Convert to v2 85de0888ec soc: beetle: Port to HWMv2 867960a891 manifest: Update modules 6ca677ed3a boards: arm: mps2: Convert to v2 bcf4ad19d4 twister: build_dir: convert / to _ to support hwmv2 0ac386683f soc: Kconfig.v2: Add SOC_PART_NUMBER 9242c3c78f soc: stm32: soc.yml: reorder series 248d17f160 boards: stm32: cleanup 0a67265e99 boards: stm32: fix for boards with revisions f8d44317ee soc: stm32l5: Rename overlays for nucleo_l552ze_q ns target. 400343d17e soc: stm32: Set default on USE_DT_CODE_PARTITION d783ef549a soc: stm32l5: Update stm32l5 non secure targets in various places 643aeac552 boards: Convert stm32l562e_dk to HWM v2 e601d64344 boards: Convert nucleo_l552ze_q to HWM v2 2f7a387b32 soc: st: Migrate stm32l5 series to new hw model 519752efcd boards: xenvm: doc: Remove reference to deleted file 06263dd717 boards: xenvm: Unset HEAP_MEM_POOL_SIZE in gicv3 variant 66b0df5526 boards: qemu_cortex_a53: Fix Kconfig warnings in SMP variant fa07bd9419 boards: mps3: Fix non-secure variant 8f6f0726dd boards: Move xenvm under xen 7b155a7031 boards: Raspberry Pi vendor fix 804697afa5 boards: Move 96b_aerocore to 96boards d2f001e320 boards: x86: acrn: move and convert to HWMv2 ec7f7b3c30 tests: kernel: qemu_x86: adjust to the HWMv2 89dfcddc7e boards: x86: qemu_x86_tiny@768: change to board variant eb724eb6a7 boards: x86: qemu_x86: optimize default HWMv2 configurations 6f1043cde6 boards: x86: qemu_x86: move and convert to HWMv2 cab924cbfb soc: x86: ia32: move and convert to HWMv2 237fdff918 soc: x86: lakemont: move and convert to HWMv2 03042b7704 boards: move 96b_carbon to 96boards folder 767b94414e boards: rename vendor seeed to seeed_studio 07fa3a3d79 boards: Convert olimex_lora_stm32wl_devkit to HWM v2 ba01d3beca boards: Convert nucleo_wl55jc to HWM v2 7ce84f4041 boards: Convert lora_e5_mini to HWM v2 b988bae576 boards: Convert lora_e5_dev_board to HWM v2 6fbf39c726 soc: v2: stm32: Migrate STM32WL series 4a41878442 soc: st: stm32g4: add missing include 1e79ba15f6 boards: Convert weact_stm32g431_core to HWM v2 ffdcb60185 boards: Convert nucleo_g474re to HWM v2 d6acb08d3e boards: Convert nucleo_g431rb to HWM v2 90e592ffd1 boards: Convert b_g474e_dpow1 to HWM v2 eb8a7e3441 soc: st: stm32: Migrate STM32G4 series ada469f237 tests: Update board names for hwmv2 0342433187 boards: arm: npcx9m6f_evb: Convert to v2 c10248d964 boards: arm: npcx7m6fb_evb: Convert to v2 21ddc5e6a6 boards: arm: npcx4m8f_evb: Convert to v2 5500f3ef21 soc: npcx*: Port to HWMv2 e7baf09ede soc: m48x: Port to HWMv2 5bae4a6480 boards: arm: numaker_pfm_m467: Convert to v2 3b0bd70c8c soc: m46x: Port to HWMv2 d52eab9e83 boards: Convert stm32g081b_eval to HWM v2 6f2835cb11 boards: Convert stm32g071b_disco to HWM v2 ca36d331d2 boards: Convert stm32g0316_disco to HWM v2 662cc4e09b boards: Convert nucleo_g0b1re to HWM v2 dd9bc29769 boards: Convert nucleo_g071rb to HWM v2 353da23ffb boards: Convert nucleo_g070rb to HWM v2 acc932b424 boards: Convert nucleo_g031k8 to HWM v2 cea9b140fd boards: Convert google_twinkie_v2 to HWM v2 52e025943a soc: st: stm32: Migrate STM32G0 series 1c7347686a ci: update check_compliance to not create duplicate lines in Kconfig 9debd98799 hwmv2: boards: up_squared_pro_700: Add missed intel_adl changes adab07c42f boards: Convert msp_exp432p401r_launchxl to HWM v2 642aacdcdf soc: ti_simplelink: Add missing SoC 48637066d3 boards: Fix file paths in documentation e983bc2a23 samples/tests: Fix mps3 board name 61e0f32716 boards: Convert stm32f3_seco_d23 to HWM v2 a1688ff641 boards: Convert stm32f3_disco to HWM v2 35fb228599 boards: Convert stm32373c_eval to HWM v2 10e5d1122b boards: Convert nucleo_f334r8 to HWM v2 c319cb19f0 boards: Convert nucleo_f303re to HWM v2 11725ccac1 boards: Convert nucleo_f303k8 to HWM v2 400f7f6a4f boards: Convert nucleo_f302r8 to HWM v2 8d84861390 soc: v2: stm32: Migrate STM32F3 series 85b9eee7e8 boards: arm: kv260_r5: Convert to v2 dafbd638e4 boards: arm: mercury_xu: Convert to v2 3ecd12f415 boards: arm: qemu_cortex_r5: Convert to v2 5db2390e9d soc: xilinx_zyncmp: Port to HWMv2 9ba8195cdc boards: arm: qemu_cortex_a9: Convert to v2 8e94b85361 boards: arm: zybo: Convert to v2 c970127fc2 soc: xilinx_zynq7000: Port to HWMv2 394c75373c boards: arm: ast1030_evb: Convert to v2 f2a1cc8714 soc: ast10x0: Port to HWMv2 28f3f25945 boards: arm: cc3235sf_launchxl: Convert to v2 c3e480f740 boards: arm: cc3220sf_launchxl: Convert to v2 fd5847123f boards: arm: beagleconnect_freedom: Convert to v2 76ba9a0587 boards: arm: cc1352p1_launchxl: Convert to v2 719baa8850 boards: arm: cc1352r1_launchxl: Convert to v2 5060a61ae1 boards: arm: cc1352r_sensortag: Convert to v2 99584be1c5 boards: arm: cc26x2r1_launchxl: Convert to v2 2dc8933942 soc: ti_simplelink: Port to HWMv2 a5b004663b scripts/utils/board_v1_to_v2.py: couple of fixes 77c2c333e5 boards: move 96b_stm32_sensor_mez to 96boards c14ff98650 boards: stm32f411e_disco: delete obsolete file bcdc268ccf boards: Convert stm32mp157c_dk2 to HWM v2 0c8ba92e1f boards: Convert 96b_avenger96 to HWM v2 b54fe33077 soc: v2: stm32: Migrate STM32MP1 series 2ba3639b2a boards: Convert nucleo_c031c6 to HWM v2 dbc5ed79f5 soc: st: stm32: Migrate STM32C0 series ce6d493aa3 boards: Convert stm32l1_disco to HWM v2 a28086a9ca boards: Convert nucleo_l152re to HWM v2 1b2a511d06 boards: Convert 96b_wistrio to HWM v2 ce281f09ab soc: v2: stm32: Migrate STM32L1 series cdb5364fd7 boards: Convert stm32f769i_disco to HWM v2 768f173dcb boards: Convert stm32f7508_dk to HWM v2 21bbbbd9cb boards: Convert stm32f746g_disco to HWM v2 bab4265693 boards: Convert stm32f723e_disco to HWM v2 58f8fe82ba boards: Convert nucleo_f767zi to HWM v2 37e9084070 boards: Convert nucleo_f756zg to HWM v2 d467e7053a boards: Convert nucleo_f746zg to HWM v2 5f2808d7cc boards: Convert nucleo_f722ze to HWM v2 bbb73e7550 soc: st: Migrate stm32f7 series to new hw model e9094afc4d soc: st: stm32: stm32f4: change SOC_STM32F405XG to SOC_STM32F405XX a1712cdd53 boards: Convert stm32f4_disco to HWM v2 5be404b365 boards: Convert stm32f469i_disco to HWM v2 baaa697ab2 boards: Convert stm32f429i_disc1 to HWM v2 69ecab3c90 boards: Convert stm32f412g_disco to HWM v2 2a572e3fb0 boards: Convert stm32f411e_disco to HWM v2 ecfbf42757 boards: Convert stm32f401_mini to HWM v2 e0191d03bb boards: Convert steval_fcu001v1 to HWM v2 4454648976 boards: Convert segger_trb_stm32f407 to HWM v2 f0ad6ee6b8 boards: Convert olimex_stm32_p405 to HWM v2 1f5e228ec8 boards: Convert olimex_stm32_h407 to HWM v2 834bdb615e boards: Convert olimex_stm32_h405 to HWM v2 8f27fa8de2 boards: Convert olimex_stm32_e407 to HWM v2 f8633a9038 boards: Convert nucleo_f446ze to HWM v2 07e0bd2c07 boards: Convert nucleo_f446re to HWM v2 24d7f625dc boards: Convert nucleo_f429zi to HWM v2 157a8cde53 boards: Convert nucleo_f413zh to HWM v2 4ec99c31b0 boards: Convert nucleo_f412zg to HWM v2 a21546140a boards: Convert nucleo_f411re to HWM v2 43f01ab6de boards: Convert nucleo_f410rb to HWM v2 60c16bcb8b boards: Convert nucleo_f401re to HWM v2 2db228d730 boards: Convert mikroe_mini_m4_for_stm32 to HWM v2 73fc26225c boards: Convert mikroe_clicker_2 to HWM v2 6b62d90114 boards: Convert google_dragonclaw to HWM v2 fa845af309 boards: Convert blackpill_f411ce to HWM v2 5c8c3c3be0 boards: Convert blackpill_f401ce to HWM v2 3c02db1290 boards: Convert blackpill_f401cc to HWM v2 7eeb723cb7 boards: Convert black_f407zg_pro to HWM v2 4f9461d068 boards: Convert black_f407ve to HWM v2 a821de8532 boards: Convert az3166_iotdevkit to HWM v2 ba580c7236 boards: Convert adi_sdp_k1 to HWM v2 eb272ddf19 boards: Convert adafruit_feather_stm32f405 to HWM v2 58ed121c3a boards: Convert 96b_stm32_sensor_mez to HWM v2 b0d70959d3 boards: Convert 96b_neonkey to HWM v2 b1088baadc boards: Convert 96b_carbon to HWM v2 18d867b0a9 boards: Convert 96b_argonkey to HWM v2 ee6ede7119 boards: Convert 96b_aerocore2 to HWM v2 b48e70ead9 soc: v2: stm32: Migrate STM32F4 series 14d2b955da cmake: convert path to CMake style before writing Kconfig files 9c4ac6a202 boards: posix: bsim: Update paths 14b57f56d7 tests: drivers: gpio: gpio_ite_it8xxx2_v2: Temp fix f3b173be18 scripts: board_v1_to_v2: Update following move to boards_legacy 05b50f6691 cmake: CMake soc dir variable improvements for HWMv2 a188e01a12 hwmv2: move all ported boards and socs to their final location 22c53e97b5 hwmv2: move all non-ported legacy boards and socs to legacy folders 53f3b181b0 soc: ti_k3: Port to HWMv2 9f19a2075a soc: rk3568: Port to HWMv2 b8928b1628 soc: rk3399: Port to HWMv2 cda3a74868 boards: arm64: qemu_kvm_arm64: Convert to v2 70d704bd20 soc: x86: atom: move and convert to HWMv2 4789e1068e boards: x86: intel_rpl: move and convert raptor_lake boards to HWMv2 384307e3dc soc: x86: raptor_lake: move and convert to HWMv2 ed025df674 boards: x86: intel_ehl: move and convert elkhart_lake boards to HWMv2 994b6e1731 soc: x86: elkhart_lake: move and convert to HWMv2 73b30a04cf boards: x86: up_squared_pro_7000: move and convert to HWMv2 83b133c207 boards: x86: intel_adl: move and convert alder_lake boards to HWMv2 847a12f1e4 soc: alder_lake: move and convert to HWMv2 67f4c8d2a1 samples: up_squared: adjust gpio_counter to HWMv2 5326b5bfc0 boards: x86: up_squared: move and convert to HWMv2 cfd5e691b4 soc: apollo_lake: move and convert to HWMv2 ac9c235741 boards: xtensa: qemu_xtensa: Convert to v2 f198c3a761 ci: update to osource for soc/Kconfig.defconfig files e438e6cad4 ci: add SOC_SERIES_ as false positive in check_compliance.py 95e34da7c1 soc: v2: Convert st_stm32 to st/stm32 313717df76 soc: mps3: Fix missing family 392c3969ed boards: arm: am62x_m4: Convert to v2 8f245d764d tests: Update board names for hwmv2 8f71bb7b4f boards: arm64: khadas_edgev: Convert to v2 e27d23aad0 soc: rk3399: Port to HWMv2 80823b860e boards: arm64: roc_rk3568_pc: Convert to v2 72e4483dec soc: rk3568: Port to HWMv2 bed94669e3 boards: arm64: phycore_am62x_a53: Convert to v2 c01af5a7b8 soc: ti_k3: Port to HWMv2 1e563b4ca3 boards: arm64: xenvm: Convert to v2 76e484adae soc: xenvm: Port to HWMv2 34412f7fe2 boards: arm64: rpi_4b: Convert to v2 9be50e2ca9 soc: bcm2711: Port to HWMv2 bbbed12c2f boards: arm64: qemu_kvm_arm64: Convert to v2 4f5ec7ff8f soc: qemu_virt_arm64: Port to HWMv2 d8d1b9f200 boards: arm64: qemu_cortex_a53: Convert to v2 30bd34b31e soc: qemu_cortex_a53: Port to HWMv2 c20d0dcbb6 boards: arm64: fvp_baser_aemv8r: Convert to v2 02ed6af463 boards: arm64: fvp_base_revc_2xaemv8a: Convert to v2 1b175003a4 soc: fvp_aemv8*: Port to HWMv2 de231b911d boards: v2: Clean up obsolete comments aa9597f6d9 boards: Convert waveshare_open103z to HWM v2 9644828c81 boards: Convert stm32vl_disco to HWM v2 86ab2bd430 boards: Convert stm32_min_dev to HWM v2 d88d3ddcc4 boards: Convert stm32f103_mini to HWM v2 0ccc0204e1 boards: Convert stm3210c_eval to HWM v2 dd9972d782 boards: Convert olimex_stm32_h103 to HWM v2 a2c2e1406d boards: Convert olimexino_stm32 to HWM v2 2d9c62e118 boards: Convert nucleo_f103rb to HWM v2 e8ba99dc59 soc: v2: stm32: Migrate STM32F1 series 9a93916604 tests: Update board names for hwmv2 9c4d94844d boards: arm: bcm958401m2: Convert to v2 feaf4ffba1 boards: arm: bcm958402m2: Convert to v2 87f0827121 soc: bcm_vk: Port to HWMv2 4526be24a5 boards: arm: quick_feather: Convert to v2 cd921d2b97 boards: arm: qomu: Convert to v2 b3c04051fc soc: quicklogic_eos_s3: Port to HWMv2 a73a9e7533 boards: v2: Clean up obsolete comments 8d87bcc167 boards: Convert stm32f0_disco to HWM v2 1933585785 boards: Convert stm32f072_eval to HWM v2 6f9fe5429d boards: Convert stm32f072b_disco to HWM v2 9dc78e4025 boards: Convert stm32f030_demo to HWM v2 35113e8923 boards: Convert nucleo_f091rc to HWM v2 b276aee9a4 boards: Convert nucleo_f070rb to HWM v2 795f8d611b boards: Convert nucleo_f042k6 to HWM v2 2d82646443 boards: Convert nucleo_f031k6 to HWM v2 959786f12d boards: Convert nucleo_f030r8 to HWM v2 81670db2e9 boards: Convert legend to HWM v2 8980430aad boards: Convert google_kukui to HWM v2 ac020f66e0 dts: stm32f0: fix few warnings 5140e4551a boards: v2: doc: Add vendors 77d640e0c9 soc: v2: stm32: Migrate STM32F0 series 0131e1c159 soc: v2: Add st_stm32 structure and common folder 36b63787a7 boards: v2: Add documentation index for converted boards ae02fc5047 boards: sparc: qemu_leon3: Convert to v2 f38f7bb223 boards: sparc: gr716a: Convert to v2 d3cca3580e soc: gr716a: Port to HWMv2 6a8a0c1647 boards: sparc: generic_leon3: Convert to v2 faf22185ce soc: leon3: Port to HWMv2 e94762ecdc tests: Update board names for hwmv2 9afcc27e05 boards: xtensa: qemu_xtensa: Convert to v2 3e4a17018f soc: dc233c: Port to HWMv2 9188fdcd78 boards: xtensa: xt-sim: Convert to v2 fcaa41cb5d soc: xtensa_sample_controller: Port to HWMv2 dbc413f7f7 scripts: board_v1_to_v2: Fix CONFIG_SOC_SERIES_ exclusion 6be3d4bc80 kconfig: remove Kconfig BOARD_RPI_PICO_W safe guard. f4442fa698 boards: v2: Add documentation index for converted boards ec5fbd67f7 boards: nios2: qemu_nios2: Convert to v2 d3ef220460 soc: nios2-qemu: Port to HWMv2 a223f284b5 boards: nios2: altera_max10: Convert to v2 c381edcb73 soc: nios2f-zephyr: Port to HWMv2 97401c7d2a boards: mips: qemu_malta: Convert to v2 e7a3243a24 soc: qemu_malta: Port to HWMv2 bec82c690d boards: v2: Add documentation index for converted boards 94f6f9b636 boards: arm: w5500_evb_pico: Convert to v2 209235ab6e boards: arm: sparkfun_pro_micro_rp2040: Convert to v2 e5b1885907 boards: arm: adafruit_qt_py_rp2040: Convert to v2 4c750818f9 boards: arm: adafruit_kb2040: Convert to v2 8d3896caa4 boards: arm: rpi_pico: Convert to v2 42cff42c42 soc: rpi_pico: Port to HWMv2 c2df4ca9cb scripts: improve yaml schema and board.yml validation for revisions 3970f90f71 cmake: clear BOARD_CACHE when invalid board identifier is given 3a70ee9ccd cmake: improve board revision handling 3cda715fae scripts: board_v1_to_v2: Don't add select CONFIG_SOC_SERIES_FOO dc56a543f3 scripts: board_v1_to_v2: Add License + copyright 87147f88c4 cmake: prefer cache BOARD_IDENTIFIER over extracting from BOARD 65f5dc5b8c cmake: fail when board identifier is applied in legacy hw model 7db2b6efd8 cmake: cache BOARD_IDENTIFIER to preserve it between CMake invocations 85dddac5a2 scripts: using extend in list_boards for variant list 6ae5c4e7fd scripts: utils: add board v1->v2 conversion utility ef834a12d0 maintainers: update Renesas RZT2M path 3ab7830625 boards: renesas: add documentation entry a0c2ca0491 boards: arm: add documentation entry 27ff3654b7 boards: gigadevice: add documentation entry 6e02f43c0a maintainers: update GD32 paths 1bfcf1d974 boards: gd32l233r_eval: convert to HWMv2 6e621ee43f boards: gd32f470i_eval: convert to HWMv2 219b149768 boards: gd32f450z_eval: convert to HWMv2 91c52b0d39 boards: gd32f450v_start: convert to HWMv2 f0e0a973f6 boards: gd32f407v_start: convert to HWMv2 6f592b64c9 boards: gd32f403z_eval: convert to HWMv2 4bcb4b2ac8 boards: gd32f350r_eval: convert to HWMv2 fdc7ed6eb0 boards: gd32e507z_eval: convert to HWMv2 770376250d boards: gd32e507v_start: convert to HWMv2 a6d8b92e86 boards: gd32e103v_eval: convert to HWMv2 a5f8e5daa1 boards: gd32a503v_eval: convert to HWMv2 5ee799cc5f boards: gd32f450i_eval: convert to HWMv2 8aa8ce4ac8 soc: gigadevice: port to HWMv2 4e203c14c7 cmake: enhanced board entry file handling 312265ee04 scripts: make SoC field mandatory in board.yml c12ae3bcbc boards: update Renesas rzt2m board.yml to contain SoC information c5321c1dbe cmake: make SoC optional for boards containing a single SoC bcc06c60ae scripts: support SoC list output for boards db9e46010c twister: update testcase.yaml and sample.yaml to mps3/an547 identifier a988adee7d boards: update arm mps3 an547 board to HWMv2 scheme 7dc2c9db0c soc: use HWMv2 for arm mps3 SoC c506675b7c boards: update Renesas Starter Kit+ for RZ/T2M board to HWMv2 scheme 3abb792073 soc: use HWMv2 for renesas_rzt2m SoC 4f52bc646e cmake: support hw model v2 in arch/Kconfig tree a712b5005b scripts: extend kconfig compliance to verify board / SoC scheme v2 baa55141a1 twister: update twister testplan.py to handle HWMv2 boards 1f026f70eb boards: extend list_boards.py and update boards CMake module bd854a3af8 cmake: introduce arch and soc cmake modules for hw model v2 c9edefa8fd arch: add existing archs to archs.yml for HWMv2 support 61bbfb5ba2 scripts: introduce list_hardware.py for listing of architectures and SoCs a4d1980c35 build: board/ soc: introduce hw model v2 scheme Signed-off-by: Daniel DeGrasse <daniel.degrasse@nxp.com> Signed-off-by: Declan Snyder <declan.snyder@nxp.com> Signed-off-by: Gerard Marull-Paretas <gerard@teslabs.com> Signed-off-by: Sylvio Alves <sylvio.alves@espressif.com> Signed-off-by: Torsten Rasmussen <Torsten.Rasmussen@nordicsemi.no> Signed-off-by: Fabio Baltieri <fabiobaltieri@google.com> Signed-off-by: Dmitrii Golovanov <dmitrii.golovanov@intel.com> Signed-off-by: David Leach <david.leach@nxp.com> Signed-off-by: Emilio Benavente <emilio.benavente@nxp.com> Signed-off-by: Anas Nashif <anas.nashif@intel.com> Signed-off-by: Iuliana Prodan <iuliana.prodan@nxp.com> Signed-off-by: Jiafei Pan <Jiafei.Pan@nxp.com> Signed-off-by: Jérôme Pouiller <jerome.pouiller@silabs.com> Signed-off-by: Filip Kokosinski <fkokosinski@antmicro.com> Signed-off-by: Grzegorz Swiderski <grzegorz.swiderski@nordicsemi.no> Signed-off-by: Gerson Fernando Budke <nandojve@gmail.com> Signed-off-by: Manuel Argüelles <manuel.arguelles@nxp.com> Signed-off-by: Erwan Gouriou <erwan.gouriou@st.com> Signed-off-by: Mahesh Mahadevan <mahesh.mahadevan@nxp.com> Signed-off-by: Alberto Escolar Piedras <alberto.escolar.piedras@nordicsemi.no> Signed-off-by: Francois Ramu <francois.ramu@st.com> Signed-off-by: Guillaume Gautier <guillaume.gautier-ext@st.com> Signed-off-by: Carles Cufi <carles.cufi@nordicsemi.no> Signed-off-by: Abderrahmane Jarmouni <abderrahmane.jarmouni-ext@st.com> Signed-off-by: Yves Vandervennet <yves.vandervennet@nxp.com> Signed-off-by: Jamie McCrae <jamie.mccrae@nordicsemi.no>
1749 lines
60 KiB
C
1749 lines
60 KiB
C
/*
|
|
* Copyright (c) 2020 Nuvoton Technology Corporation.
|
|
*
|
|
* SPDX-License-Identifier: Apache-2.0
|
|
*/
|
|
|
|
#ifndef _NUVOTON_NPCX_REG_DEF_H
|
|
#define _NUVOTON_NPCX_REG_DEF_H
|
|
|
|
#include <stdint.h>
|
|
|
|
#include <zephyr/devicetree.h>
|
|
#include <zephyr/sys/__assert.h>
|
|
#include <zephyr/sys/util_macro.h>
|
|
#include <zephyr/toolchain.h>
|
|
|
|
/*
|
|
* NPCX register structure size/offset checking macro function to mitigate
|
|
* the risk of unexpected compiling results. All addresses of NPCX registers
|
|
* must meet the alignment requirement of cortex-m4.
|
|
* DO NOT use 'packed' attribute if module contains different length ie.
|
|
* 8/16/32 bits registers.
|
|
*/
|
|
#define NPCX_REG_SIZE_CHECK(reg_def, size) \
|
|
BUILD_ASSERT(sizeof(struct reg_def) == size, \
|
|
"Failed in size check of register structure!")
|
|
#define NPCX_REG_OFFSET_CHECK(reg_def, member, offset) \
|
|
BUILD_ASSERT(offsetof(struct reg_def, member) == offset, \
|
|
"Failed in offset check of register structure member!")
|
|
|
|
/*
|
|
* NPCX register access checking via structure macro function to mitigate the
|
|
* risk of unexpected compiling results if module contains different length
|
|
* registers. For example, a word register access might break into two byte
|
|
* register accesses by adding 'packed' attribute.
|
|
*
|
|
* For example, add this macro for word register 'PRSC' of PWM module in its
|
|
* device init function for checking violation. Once it occurred, core will be
|
|
* stalled forever and easy to find out what happens.
|
|
*/
|
|
#define NPCX_REG_WORD_ACCESS_CHECK(reg, val) { \
|
|
uint16_t placeholder = reg; \
|
|
reg = val; \
|
|
__ASSERT(reg == val, "16-bit reg access failed!"); \
|
|
reg = placeholder; \
|
|
}
|
|
#define NPCX_REG_DWORD_ACCESS_CHECK(reg, val) { \
|
|
uint32_t placeholder = reg; \
|
|
reg = val; \
|
|
__ASSERT(reg == val, "32-bit reg access failed!"); \
|
|
reg = placeholder; \
|
|
}
|
|
/*
|
|
* Core Domain Clock Generator (CDCG) device registers
|
|
*/
|
|
struct cdcg_reg {
|
|
/* High Frequency Clock Generator (HFCG) registers */
|
|
/* 0x000: HFCG Control */
|
|
volatile uint8_t HFCGCTRL;
|
|
volatile uint8_t reserved1;
|
|
/* 0x002: HFCG M Low Byte Value */
|
|
volatile uint8_t HFCGML;
|
|
volatile uint8_t reserved2;
|
|
/* 0x004: HFCG M High Byte Value */
|
|
volatile uint8_t HFCGMH;
|
|
volatile uint8_t reserved3;
|
|
/* 0x006: HFCG N Value */
|
|
volatile uint8_t HFCGN;
|
|
volatile uint8_t reserved4;
|
|
/* 0x008: HFCG Prescaler */
|
|
volatile uint8_t HFCGP;
|
|
volatile uint8_t reserved5[7];
|
|
/* 0x010: HFCG Bus Clock Dividers */
|
|
volatile uint8_t HFCBCD;
|
|
volatile uint8_t reserved6;
|
|
/* 0x012: HFCG Bus Clock Dividers */
|
|
volatile uint8_t HFCBCD1;
|
|
volatile uint8_t reserved7;
|
|
/* 0x014: HFCG Bus Clock Dividers */
|
|
volatile uint8_t HFCBCD2;
|
|
volatile uint8_t reserved8[235];
|
|
|
|
/* Low Frequency Clock Generator (LFCG) registers */
|
|
/* 0x100: LFCG Control */
|
|
volatile uint8_t LFCGCTL;
|
|
volatile uint8_t reserved9;
|
|
/* 0x102: High-Frequency Reference Divisor I */
|
|
volatile uint16_t HFRDI;
|
|
/* 0x104: High-Frequency Reference Divisor F */
|
|
volatile uint16_t HFRDF;
|
|
/* 0x106: FRCLK Clock Divisor */
|
|
volatile uint16_t FRCDIV;
|
|
/* 0x108: Divisor Correction Value 1 */
|
|
volatile uint16_t DIVCOR1;
|
|
/* 0x10A: Divisor Correction Value 2 */
|
|
volatile uint16_t DIVCOR2;
|
|
volatile uint8_t reserved10[8];
|
|
/* 0x114: LFCG Control 2 */
|
|
volatile uint8_t LFCGCTL2;
|
|
volatile uint8_t reserved11;
|
|
};
|
|
|
|
/* CDCG register fields */
|
|
#define NPCX_HFCGCTRL_LOAD 0
|
|
#define NPCX_HFCGCTRL_LOCK 2
|
|
#define NPCX_HFCGCTRL_CLK_CHNG 7
|
|
|
|
#define NPCX_LFCGCTL2_XT_OSC_SL_EN 6
|
|
|
|
/*
|
|
* Power Management Controller (PMC) device registers
|
|
*/
|
|
struct pmc_reg {
|
|
/* 0x000: Power Management Controller */
|
|
volatile uint8_t PMCSR;
|
|
volatile uint8_t reserved1[2];
|
|
/* 0x003: Enable in Sleep Control */
|
|
volatile uint8_t ENIDL_CTL;
|
|
/* 0x004: Disable in Idle Control */
|
|
volatile uint8_t DISIDL_CTL;
|
|
/* 0x005: Disable in Idle Control 1 */
|
|
volatile uint8_t DISIDL_CTL1;
|
|
volatile uint8_t reserved2[2];
|
|
/* 0x008 - 0D: Power-Down Control 1 - 6 */
|
|
volatile uint8_t PWDWN_CTL1[6];
|
|
volatile uint8_t reserved3[18];
|
|
/* 0x020 - 21: Power-Down Control 1 - 2 */
|
|
volatile uint8_t RAM_PD[2];
|
|
volatile uint8_t reserved4[2];
|
|
/* 0x024: Power-Down Control 7 */
|
|
volatile uint8_t PWDWN_CTL7[1];
|
|
};
|
|
|
|
/* PMC internal inline functions for multi-registers */
|
|
static inline uint32_t npcx_pwdwn_ctl_offset(uint32_t ctl_no)
|
|
{
|
|
if (ctl_no < 6) {
|
|
return 0x008 + ctl_no;
|
|
} else {
|
|
return 0x024 + ctl_no - 6;
|
|
}
|
|
}
|
|
|
|
/* Macro functions for PMC multi-registers */
|
|
#define NPCX_PWDWN_CTL(base, n) (*(volatile uint8_t *)(base + \
|
|
npcx_pwdwn_ctl_offset(n)))
|
|
|
|
/* PMC register fields */
|
|
#define NPCX_PMCSR_DI_INSTW 0
|
|
#define NPCX_PMCSR_DHF 1
|
|
#define NPCX_PMCSR_IDLE 2
|
|
#define NPCX_PMCSR_NWBI 3
|
|
#define NPCX_PMCSR_OHFC 6
|
|
#define NPCX_PMCSR_OLFC 7
|
|
#define NPCX_DISIDL_CTL_RAM_DID 5
|
|
#define NPCX_ENIDL_CTL_ADC_LFSL 7
|
|
#define NPCX_ENIDL_CTL_LP_WK_CTL 6
|
|
#define NPCX_ENIDL_CTL_PECI_ENI 2
|
|
#define NPCX_ENIDL_CTL_ADC_ACC_DIS 1
|
|
|
|
/* Macro functions for Development and Debugger Interface (DDI) registers */
|
|
#define NPCX_DBGCTRL(base) (*(volatile uint8_t *)(base + 0x004))
|
|
#define NPCX_DBGFRZEN1(base) (*(volatile uint8_t *)(base + 0x006))
|
|
#define NPCX_DBGFRZEN2(base) (*(volatile uint8_t *)(base + 0x007))
|
|
#define NPCX_DBGFRZEN3(base) (*(volatile uint8_t *)(base + 0x008))
|
|
#define NPCX_DBGFRZEN4(base) (*(volatile uint8_t *)(base + 0x009))
|
|
|
|
/* DDI register fields */
|
|
#define NPCX_DBGCTRL_CCDEV_SEL FIELD(6, 2)
|
|
#define NPCX_DBGCTRL_CCDEV_DIR 5
|
|
#define NPCX_DBGCTRL_SEQ_WK_EN 4
|
|
#define NPCX_DBGCTRL_FRCLK_SEL_DIS 3
|
|
#define NPCX_DBGFRZEN1_SPIFEN 7
|
|
#define NPCX_DBGFRZEN1_HIFEN 6
|
|
#define NPCX_DBGFRZEN1_ESPISEN 5
|
|
#define NPCX_DBGFRZEN1_UART1FEN 4
|
|
#define NPCX_DBGFRZEN1_SMB3FEN 3
|
|
#define NPCX_DBGFRZEN1_SMB2FEN 2
|
|
#define NPCX_DBGFRZEN1_MFT2FEN 1
|
|
#define NPCX_DBGFRZEN1_MFT1FEN 0
|
|
#define NPCX_DBGFRZEN2_ITIM6FEN 7
|
|
#define NPCX_DBGFRZEN2_ITIM5FEN 6
|
|
#define NPCX_DBGFRZEN2_ITIM4FEN 5
|
|
#define NPCX_DBGFRZEN2_ITIM64FEN 3
|
|
#define NPCX_DBGFRZEN2_SMB1FEN 2
|
|
#define NPCX_DBGFRZEN2_SMB0FEN 1
|
|
#define NPCX_DBGFRZEN2_MFT3FEN 0
|
|
#define NPCX_DBGFRZEN3_GLBL_FRZ_DIS 7
|
|
#define NPCX_DBGFRZEN3_ITIM3FEN 6
|
|
#define NPCX_DBGFRZEN3_ITIM2FEN 5
|
|
#define NPCX_DBGFRZEN3_ITIM1FEN 4
|
|
#define NPCX_DBGFRZEN3_I3CFEN 2
|
|
#define NPCX_DBGFRZEN3_SMB4FEN 1
|
|
#define NPCX_DBGFRZEN3_SHMFEN 0
|
|
#define NPCX_DBGFRZEN4_UART2FEN 6
|
|
#define NPCX_DBGFRZEN4_UART3FEN 5
|
|
#define NPCX_DBGFRZEN4_UART4FEN 4
|
|
#define NPCX_DBGFRZEN4_LCTFEN 3
|
|
#define NPCX_DBGFRZEN4_SMB7FEN 2
|
|
#define NPCX_DBGFRZEN4_SMB6FEN 1
|
|
#define NPCX_DBGFRZEN4_SMB5FEN 0
|
|
|
|
/*
|
|
* System Configuration (SCFG) device registers
|
|
*/
|
|
struct scfg_reg {
|
|
/* 0x000: Device Control */
|
|
volatile uint8_t DEVCNT;
|
|
/* 0x001: Straps Status */
|
|
volatile uint8_t STRPST;
|
|
/* 0x002: Reset Control and Status */
|
|
volatile uint8_t RSTCTL;
|
|
volatile uint8_t reserved1[3];
|
|
/* 0x006: Device Control 4 */
|
|
volatile uint8_t DEV_CTL4;
|
|
volatile uint8_t reserved2[9];
|
|
/* 0x010 - 1F: Device Alternate Function 0 - F */
|
|
volatile uint8_t DEVALT0[16];
|
|
volatile uint8_t reserved3[6];
|
|
/* 0x026: Low-Voltage GPIO Pins Control 5 */
|
|
volatile uint8_t LV_GPIO_CTL5[1];
|
|
volatile uint8_t reserved4;
|
|
/* 0x028: Pull-Up/Pull-Down Enable 0 */
|
|
volatile uint8_t PUPD_EN0;
|
|
/* 0x029: Pull-Up/Pull-Down Enable 1 */
|
|
volatile uint8_t PUPD_EN1;
|
|
/* 0x02A - 2E: Low-Voltage GPIO Pins Control 0 - 4 */
|
|
volatile uint8_t LV_GPIO_CTL0[5];
|
|
};
|
|
|
|
/* Macro functions for SCFG multi-registers */
|
|
#define NPCX_DEV_CTL(base, n) \
|
|
(*(volatile uint8_t *)(base + n))
|
|
#define NPCX_DEVALT(base, n) \
|
|
(*(volatile uint8_t *)(base + NPCX_DEVALT_OFFSET(n)))
|
|
#define NPCX_DEVALT_LK(base, n) \
|
|
(*(volatile uint8_t *)(base + NPCX_DEVALT_LK_OFFSET(n)))
|
|
#define NPCX_PUPD_EN(base, n) \
|
|
(*(volatile uint8_t *)(base + NPCX_PUPD_EN_OFFSET(n)))
|
|
#define NPCX_LV_GPIO_CTL(base, n) \
|
|
(*(volatile uint8_t *)(base + NPCX_LV_GPIO_CTL_OFFSET(n)))
|
|
|
|
/* SCFG register fields */
|
|
#define NPCX_DEVCNT_F_SPI_TRIS 6
|
|
#define NPCX_DEVCNT_HIF_TYP_SEL_FIELD FIELD(2, 2)
|
|
#define NPCX_DEVCNT_JEN1_HEN 5
|
|
#define NPCX_DEVCNT_JEN0_HEN 4
|
|
#define NPCX_STRPST_TRIST 1
|
|
#define NPCX_STRPST_TEST 2
|
|
#define NPCX_STRPST_JEN1 4
|
|
#define NPCX_STRPST_JEN0 5
|
|
#define NPCX_STRPST_SPI_COMP 7
|
|
#define NPCX_RSTCTL_VCC1_RST_STS 0
|
|
#define NPCX_RSTCTL_DBGRST_STS 1
|
|
#define NPCX_RSTCTL_VCC1_RST_SCRATCH 3
|
|
#define NPCX_RSTCTL_LRESET_PLTRST_MODE 5
|
|
#define NPCX_RSTCTL_HIPRST_MODE 6
|
|
#define NPCX_DEV_CTL4_F_SPI_SLLK 2
|
|
#define NPCX_DEV_CTL4_SPI_SP_SEL 4
|
|
#define NPCX_DEV_CTL4_WP_IF 5
|
|
#define NPCX_DEV_CTL4_VCC1_RST_LK 6
|
|
#define NPCX_DEVPU0_I2C0_0_PUE 0
|
|
#define NPCX_DEVPU0_I2C0_1_PUE 1
|
|
#define NPCX_DEVPU0_I2C1_0_PUE 2
|
|
#define NPCX_DEVPU0_I2C2_0_PUE 4
|
|
#define NPCX_DEVPU0_I2C3_0_PUE 6
|
|
#define NPCX_DEVPU1_F_SPI_PUD_EN 7
|
|
|
|
/* Supported host interface type for HIF_TYP_SEL FILED in DEVCNT register. */
|
|
enum npcx_hif_type {
|
|
NPCX_HIF_TYPE_NONE,
|
|
NPCX_HIF_TYPE_LPC,
|
|
NPCX_HIF_TYPE_ESPI_SHI,
|
|
};
|
|
|
|
/*
|
|
* System Glue (GLUE) device registers
|
|
*/
|
|
struct glue_reg {
|
|
volatile uint8_t reserved1[2];
|
|
/* 0x002: SMBus Start Bit Detection */
|
|
volatile uint8_t SMB_SBD;
|
|
/* 0x003: SMBus Event Enable */
|
|
volatile uint8_t SMB_EEN;
|
|
volatile uint8_t reserved2[12];
|
|
/* 0x010: Simple Debug Port Data 0 */
|
|
volatile uint8_t SDPD0;
|
|
volatile uint8_t reserved3;
|
|
/* 0x012: Simple Debug Port Data 1 */
|
|
volatile uint8_t SDPD1;
|
|
volatile uint8_t reserved4;
|
|
/* 0x014: Simple Debug Port Control and Status */
|
|
volatile uint8_t SDP_CTS;
|
|
volatile uint8_t reserved5[12];
|
|
/* 0x021: SMBus Bus Select */
|
|
volatile uint8_t SMB_SEL;
|
|
volatile uint8_t reserved6[5];
|
|
/* 0x027: PSL Control and Status */
|
|
volatile uint8_t PSL_CTS;
|
|
};
|
|
|
|
/* GLUE register fields */
|
|
/* PSL input detection mode is configured by bits 7:4 of PSL_CTS */
|
|
#define NPCX_PSL_CTS_MODE_BIT(bit) BIT(bit + 4)
|
|
/* PSL input assertion events are reported by bits 3:0 of PSL_CTS */
|
|
#define NPCX_PSL_CTS_EVENT_BIT(bit) BIT(bit)
|
|
|
|
/*
|
|
* Universal Asynchronous Receiver-Transmitter (UART) device registers
|
|
*/
|
|
struct uart_reg {
|
|
/* 0x000: Transmit Data Buffer */
|
|
volatile uint8_t UTBUF;
|
|
volatile uint8_t reserved1;
|
|
/* 0x002: Receive Data Buffer */
|
|
volatile uint8_t URBUF;
|
|
volatile uint8_t reserved2;
|
|
/* 0x004: Interrupt Control */
|
|
volatile uint8_t UICTRL;
|
|
volatile uint8_t reserved3;
|
|
/* 0x006: Status */
|
|
volatile uint8_t USTAT;
|
|
volatile uint8_t reserved4;
|
|
/* 0x008: Frame Select */
|
|
volatile uint8_t UFRS;
|
|
volatile uint8_t reserved5;
|
|
/* 0x00A: Mode Select */
|
|
volatile uint8_t UMDSL;
|
|
volatile uint8_t reserved6;
|
|
/* 0x00C: Baud Rate Divisor */
|
|
volatile uint8_t UBAUD;
|
|
volatile uint8_t reserved7;
|
|
/* 0x00E: Baud Rate Prescaler */
|
|
volatile uint8_t UPSR;
|
|
volatile uint8_t reserved8[17];
|
|
/* 0x020: FIFO Mode Transmit Status */
|
|
volatile uint8_t UFTSTS;
|
|
volatile uint8_t reserved9;
|
|
/* 0x022: FIFO Mode Receive Status */
|
|
volatile uint8_t UFRSTS;
|
|
volatile uint8_t reserved10;
|
|
/* 0x024: FIFO Mode Transmit Control */
|
|
volatile uint8_t UFTCTL;
|
|
volatile uint8_t reserved11;
|
|
/* 0x026: FIFO Mode Receive Control */
|
|
volatile uint8_t UFRCTL;
|
|
};
|
|
|
|
/* UART register fields */
|
|
#define NPCX_UICTRL_TBE 0
|
|
#define NPCX_UICTRL_RBF 1
|
|
#define NPCX_UICTRL_ETI 5
|
|
#define NPCX_UICTRL_ERI 6
|
|
#define NPCX_UICTRL_EEI 7
|
|
#define NPCX_USTAT_PE 0
|
|
#define NPCX_USTAT_FE 1
|
|
#define NPCX_USTAT_DOE 2
|
|
#define NPCX_USTAT_ERR 3
|
|
#define NPCX_USTAT_BKD 4
|
|
#define NPCX_USTAT_RB9 5
|
|
#define NPCX_USTAT_XMIP 6
|
|
#define NPCX_UFRS_CHAR_FIELD FIELD(0, 2)
|
|
#define NPCX_UFRS_STP 2
|
|
#define NPCX_UFRS_XB9 3
|
|
#define NPCX_UFRS_PSEL_FIELD FIELD(4, 2)
|
|
#define NPCX_UFRS_PEN 6
|
|
#define NPCX_UMDSL_FIFO_MD 0
|
|
#define NPCX_UFTSTS_TEMPTY_LVL FIELD(0, 5)
|
|
#define NPCX_UFTSTS_TEMPTY_LVL_STS 5
|
|
#define NPCX_UFTSTS_TFIFO_EMPTY_STS 6
|
|
#define NPCX_UFTSTS_NXMIP 7
|
|
#define NPCX_UFRSTS_RFULL_LVL_STS 5
|
|
#define NPCX_UFRSTS_RFIFO_NEMPTY_STS 6
|
|
#define NPCX_UFRSTS_ERR 7
|
|
#define NPCX_UFTCTL_TEMPTY_LVL_SEL FIELD(0, 5)
|
|
#define NPCX_UFTCTL_TEMPTY_LVL_EN 5
|
|
#define NPCX_UFTCTL_TEMPTY_EN 6
|
|
#define NPCX_UFTCTL_NXMIP_EN 7
|
|
#define NPCX_UFRCTL_RFULL_LVL_SEL FIELD(0, 5)
|
|
#define NPCX_UFRCTL_RFULL_LVL_EN 5
|
|
#define NPCX_UFRCTL_RNEMPTY_EN 6
|
|
#define NPCX_UFRCTL_ERR_EN 7
|
|
|
|
/* Macro functions for MIWU multi-registers */
|
|
#define NPCX_WKEDG(base, group) \
|
|
(*(volatile uint8_t *)(base + NPCX_WKEDG_OFFSET(group)))
|
|
#define NPCX_WKAEDG(base, group) \
|
|
(*(volatile uint8_t *)(base + NPCX_WKAEDG_OFFSET(group)))
|
|
#define NPCX_WKPND(base, group) \
|
|
(*(volatile uint8_t *)(base + NPCX_WKPND_OFFSET(group)))
|
|
#define NPCX_WKPCL(base, group) \
|
|
(*(volatile uint8_t *)(base + NPCX_WKPCL_OFFSET(group)))
|
|
#define NPCX_WKEN(base, group) \
|
|
(*(volatile uint8_t *)(base + NPCX_WKEN_OFFSET(group)))
|
|
#define NPCX_WKINEN(base, group) \
|
|
(*(volatile uint8_t *)(base + NPCX_WKINEN_OFFSET(group)))
|
|
#define NPCX_WKMOD(base, group) \
|
|
(*(volatile uint8_t *)(base + NPCX_WKMOD_OFFSET(group)))
|
|
|
|
/*
|
|
* General-Purpose I/O (GPIO) device registers
|
|
*/
|
|
struct gpio_reg {
|
|
/* 0x000: Port GPIOx Data Out */
|
|
volatile uint8_t PDOUT;
|
|
/* 0x001: Port GPIOx Data In */
|
|
volatile uint8_t PDIN;
|
|
/* 0x002: Port GPIOx Direction */
|
|
volatile uint8_t PDIR;
|
|
/* 0x003: Port GPIOx Pull-Up or Pull-Down Enable */
|
|
volatile uint8_t PPULL;
|
|
/* 0x004: Port GPIOx Pull-Up/Down Selection */
|
|
volatile uint8_t PPUD;
|
|
/* 0x005: Port GPIOx Drive Enable by VDD Present */
|
|
volatile uint8_t PENVDD;
|
|
/* 0x006: Port GPIOx Output Type */
|
|
volatile uint8_t PTYPE;
|
|
/* 0x007: Port GPIOx Lock Control */
|
|
volatile uint8_t PLOCK_CTL;
|
|
};
|
|
|
|
/*
|
|
* Pulse Width Modulator (PWM) device registers
|
|
*/
|
|
struct pwm_reg {
|
|
/* 0x000: Clock Prescaler */
|
|
volatile uint16_t PRSC;
|
|
/* 0x002: Cycle Time */
|
|
volatile uint16_t CTR;
|
|
/* 0x004: PWM Control */
|
|
volatile uint8_t PWMCTL;
|
|
volatile uint8_t reserved1;
|
|
/* 0x006: Duty Cycle */
|
|
volatile uint16_t DCR;
|
|
volatile uint8_t reserved2[4];
|
|
/* 0x00C: PWM Control Extended */
|
|
volatile uint8_t PWMCTLEX;
|
|
volatile uint8_t reserved3;
|
|
};
|
|
|
|
/* PWM register fields */
|
|
#define NPCX_PWMCTL_INVP 0
|
|
#define NPCX_PWMCTL_CKSEL 1
|
|
#define NPCX_PWMCTL_HB_DC_CTL_FIELD FIELD(2, 2)
|
|
#define NPCX_PWMCTL_PWR 7
|
|
#define NPCX_PWMCTLEX_FCK_SEL_FIELD FIELD(4, 2)
|
|
#define NPCX_PWMCTLEX_OD_OUT 7
|
|
|
|
/*
|
|
* Analog-To-Digital Converter (ADC) device registers
|
|
*/
|
|
struct adc_reg {
|
|
/* 0x000: ADC Status */
|
|
volatile uint16_t ADCSTS;
|
|
/* 0x002: ADC Configuration */
|
|
volatile uint16_t ADCCNF;
|
|
/* 0x004: ADC Timing Control */
|
|
volatile uint16_t ATCTL;
|
|
/* 0x006: ADC Single Channel Address */
|
|
volatile uint16_t ASCADD;
|
|
/* 0x008: ADC Scan Channels Select */
|
|
volatile uint16_t ADCCS;
|
|
/* 0x00A: ADC Scan Channels Select 2 */
|
|
volatile uint16_t ADCCS2;
|
|
volatile uint8_t reserved1[14];
|
|
/* 0x01A: Threshold Status */
|
|
volatile uint16_t THRCTS;
|
|
volatile uint8_t reserved2[4];
|
|
/* 0x020: Internal register 1 for ADC Speed */
|
|
volatile uint16_t ADCCNF2;
|
|
/* 0x022: Internal register 2 for ADC Speed */
|
|
volatile uint16_t GENDLY;
|
|
volatile uint8_t reserved3[2];
|
|
/* 0x026: Internal register 3 for ADC Speed */
|
|
volatile uint16_t MEAST;
|
|
};
|
|
|
|
/* ADC internal inline functions for multi-registers */
|
|
#define CHNDAT(base, ch) \
|
|
(*(volatile uint16_t *)((base) + NPCX_CHNDAT_OFFSET(ch)))
|
|
#define THRCTL(base, ctrl) \
|
|
(*(volatile uint16_t *)(base + NPCX_THRCTL_OFFSET(ctrl)))
|
|
|
|
/* ADC register fields */
|
|
#define NPCX_ATCTL_SCLKDIV_FIELD FIELD(0, 6)
|
|
#define NPCX_ATCTL_DLY_FIELD FIELD(8, 3)
|
|
#define NPCX_ASCADD_SADDR_FIELD FIELD(0, 5)
|
|
#define NPCX_ADCSTS_EOCEV 0
|
|
#define NPCX_ADCSTS_EOCCEV 1
|
|
#define NPCX_ADCCNF_ADCEN 0
|
|
#define NPCX_ADCCNF_ADCMD_FIELD FIELD(1, 2)
|
|
#define NPCX_ADCCNF_ADCRPTC 3
|
|
#define NPCX_ADCCNF_START 4
|
|
#define NPCX_ADCCNF_ADCTTE 5
|
|
#define NPCX_ADCCNF_INTECEN 6
|
|
#define NPCX_ADCCNF_INTECCEN 7
|
|
#define NPCX_ADCCNF_INTETCEN 8
|
|
#define NPCX_ADCCNF_INTOVFEN 9
|
|
#define NPCX_ADCCNF_STOP 11
|
|
#define NPCX_CHNDAT_CHDAT_FIELD FIELD(0, 10)
|
|
#define NPCX_CHNDAT_NEW 15
|
|
#define NPCX_THRCTS_ADC_WKEN 15
|
|
#define NPCX_THRCTS_THR3_IEN 10
|
|
#define NPCX_THRCTS_THR2_IEN 9
|
|
#define NPCX_THRCTS_THR1_IEN 8
|
|
#define NPCX_THRCTS_ADC_EVENT 7
|
|
#define NPCX_THRCTS_THR3_STS 2
|
|
#define NPCX_THRCTS_THR2_STS 1
|
|
#define NPCX_THRCTS_THR1_STS 0
|
|
#define NPCX_THR_DCTL_THRD_EN 15
|
|
#define NPCX_THR_DCTL_THR_DVAL FIELD(0, 10)
|
|
|
|
/*
|
|
* Timer Watchdog (TWD) device registers
|
|
*/
|
|
struct twd_reg {
|
|
/* 0x000: Timer and Watchdog Configuration */
|
|
volatile uint8_t TWCFG;
|
|
volatile uint8_t reserved1;
|
|
/* 0x002: Timer and Watchdog Clock Prescaler */
|
|
volatile uint8_t TWCP;
|
|
volatile uint8_t reserved2;
|
|
/* 0x004: TWD Timer 0 */
|
|
volatile uint16_t TWDT0;
|
|
/* 0x006: TWDT0 Control and Status */
|
|
volatile uint8_t T0CSR;
|
|
volatile uint8_t reserved3;
|
|
/* 0x008: Watchdog Count */
|
|
volatile uint8_t WDCNT;
|
|
volatile uint8_t reserved4;
|
|
/* 0x00A: Watchdog Service Data Match */
|
|
volatile uint8_t WDSDM;
|
|
volatile uint8_t reserved5;
|
|
/* 0x00C: TWD Timer 0 Counter */
|
|
volatile uint16_t TWMT0;
|
|
/* 0x00E: Watchdog Counter */
|
|
volatile uint8_t TWMWD;
|
|
volatile uint8_t reserved6;
|
|
/* 0x010: Watchdog Clock Prescaler */
|
|
volatile uint8_t WDCP;
|
|
volatile uint8_t reserved7;
|
|
};
|
|
|
|
/* TWD register fields */
|
|
#define NPCX_TWCFG_LTWCFG 0
|
|
#define NPCX_TWCFG_LTWCP 1
|
|
#define NPCX_TWCFG_LTWDT0 2
|
|
#define NPCX_TWCFG_LWDCNT 3
|
|
#define NPCX_TWCFG_WDCT0I 4
|
|
#define NPCX_TWCFG_WDSDME 5
|
|
#define NPCX_T0CSR_RST 0
|
|
#define NPCX_T0CSR_TC 1
|
|
#define NPCX_T0CSR_WDLTD 3
|
|
#define NPCX_T0CSR_WDRST_STS 4
|
|
#define NPCX_T0CSR_WD_RUN 5
|
|
#define NPCX_T0CSR_TESDIS 7
|
|
|
|
/*
|
|
* Enhanced Serial Peripheral Interface (eSPI) device registers
|
|
*/
|
|
struct espi_reg {
|
|
/* 0x000: eSPI Identification */
|
|
volatile uint32_t ESPIID;
|
|
/* 0x004: eSPI Configuration */
|
|
volatile uint32_t ESPICFG;
|
|
/* 0x008: eSPI Status */
|
|
volatile uint32_t ESPISTS;
|
|
/* 0x00C: eSPI Interrupt Enable */
|
|
volatile uint32_t ESPIIE;
|
|
/* 0x010: eSPI Wake-Up Enable */
|
|
volatile uint32_t ESPIWE;
|
|
/* 0x014: Virtual Wire Register Index */
|
|
volatile uint32_t VWREGIDX;
|
|
/* 0x018: Virtual Wire Register Data */
|
|
volatile uint32_t VWREGDATA;
|
|
/* 0x01C: OOB Receive Buffer Read Head */
|
|
volatile uint32_t OOBRXRDHEAD;
|
|
/* 0x020: OOB Transmit Buffer Write Head */
|
|
volatile uint32_t OOBTXWRHEAD;
|
|
/* 0x024: OOB Channel Control */
|
|
volatile uint32_t OOBCTL;
|
|
/* 0x028: Flash Receive Buffer Read Head */
|
|
volatile uint32_t FLASHRXRDHEAD;
|
|
/* 0x02C: Flash Transmit Buffer Write Head */
|
|
volatile uint32_t FLASHTXWRHEAD;
|
|
volatile uint32_t reserved1;
|
|
/* 0x034: Flash Channel Configuration */
|
|
volatile uint32_t FLASHCFG;
|
|
/* 0x038: Flash Channel Control */
|
|
volatile uint32_t FLASHCTL;
|
|
/* 0x03C: eSPI Error Status */
|
|
volatile uint32_t ESPIERR;
|
|
/* 0x040: Peripheral Bus Master Receive Buffer Read Head */
|
|
volatile uint32_t PBMRXRDHEAD;
|
|
/* 0x044: Peripheral Bus Master Transmit Buffer Write Head */
|
|
volatile uint32_t PBMTXWRHEAD;
|
|
/* 0x048: Peripheral Channel Configuration */
|
|
volatile uint32_t PERCFG;
|
|
/* 0x04C: Peripheral Channel Control */
|
|
volatile uint32_t PERCTL;
|
|
/* 0x050: Status Image Register */
|
|
volatile uint16_t STATUS_IMG;
|
|
volatile uint16_t reserved2[79];
|
|
/* 0x0F0: NPCX specific eSPI Register1 */
|
|
volatile uint8_t NPCX_ONLY_ESPI_REG1;
|
|
/* 0x0F1: NPCX specific eSPI Register2 */
|
|
volatile uint8_t NPCX_ONLY_ESPI_REG2;
|
|
volatile uint16_t reserved3[7];
|
|
/* 0x100 - 127: Virtual Wire Event Slave-to-Master 0 - 9 */
|
|
volatile uint32_t VWEVSM[10];
|
|
volatile uint32_t reserved4[6];
|
|
/* 0x140 - 16F: Virtual Wire Event Master-to-Slave 0 - 11 */
|
|
volatile uint32_t VWEVMS[12];
|
|
volatile uint32_t reserved5[4];
|
|
/* 0x180 - 1BF: Virtual Wire GPIO Event Master-to-Slave 0 - 15 */
|
|
volatile uint32_t VWGPSM[16];
|
|
volatile uint32_t reserved6[79];
|
|
/* 0x2FC: Virtual Wire Channel Control */
|
|
volatile uint32_t VWCTL;
|
|
/* 0x300 - 34F: OOB Receive Buffer 0 - 19 */
|
|
volatile uint32_t OOBRXBUF[20];
|
|
volatile uint32_t reserved7[12];
|
|
/* 0x380 - 3CF: OOB Transmit Buffer 0-19 */
|
|
volatile uint32_t OOBTXBUF[20];
|
|
volatile uint32_t reserved8[11];
|
|
/* 0x3FC: OOB Channel Control used in 'direct' mode */
|
|
volatile uint32_t OOBCTL_DIRECT;
|
|
/* 0x400 - 443: Flash Receive Buffer 0-17 */
|
|
volatile uint32_t FLASHRXBUF[18];
|
|
volatile uint32_t reserved9[14];
|
|
/* 0x480 - 497: Flash Transmit Buffer 0-16 */
|
|
volatile uint32_t FLASHTXBUF[17];
|
|
volatile uint32_t reserved10[14];
|
|
/* 0x4FC: Flash Channel Control used in 'direct' mode */
|
|
volatile uint32_t FLASHCTL_DIRECT;
|
|
volatile uint32_t reserved12[64];
|
|
/* 0x600 - 63F */
|
|
volatile uint32_t FLASH_PRTR_BADDR[16];
|
|
/* 0x640 - 67F */
|
|
volatile uint32_t FLASH_PRTR_HADDR[16];
|
|
/* 0x680 - 6BF */
|
|
volatile uint32_t FLASH_RGN_TAG_OVR[16];
|
|
volatile uint32_t reserved13[80];
|
|
/* 0x800 */
|
|
volatile uint32_t FLASH_RPMC_CFG_1;
|
|
/* 0x804 */
|
|
volatile uint32_t FLASH_RPMC_CFG_2;
|
|
/* 0x808 */
|
|
volatile uint32_t RMAP_FLASH_OFFS;
|
|
/* 0x80C */
|
|
volatile uint32_t RMAP_DST_BASE;
|
|
/* 0x810 */
|
|
volatile uint32_t RMAP_WIN_SIZE;
|
|
/* 0x814 */
|
|
volatile uint32_t FLASHBASE;
|
|
volatile uint32_t reserved14[58];
|
|
};
|
|
|
|
/* eSPI register fields */
|
|
#define NPCX_ESPICFG_PCHANEN 0
|
|
#define NPCX_ESPICFG_VWCHANEN 1
|
|
#define NPCX_ESPICFG_OOBCHANEN 2
|
|
#define NPCX_ESPICFG_FLASHCHANEN 3
|
|
#define NPCX_ESPICFG_HPCHANEN 4
|
|
#define NPCX_ESPICFG_HVWCHANEN 5
|
|
#define NPCX_ESPICFG_HOOBCHANEN 6
|
|
#define NPCX_ESPICFG_HFLASHCHANEN 7
|
|
#define NPCX_ESPICFG_CHANS_FIELD FIELD(0, 4)
|
|
#define NPCX_ESPICFG_HCHANS_FIELD FIELD(4, 4)
|
|
#define NPCX_ESPICFG_IOMODE_FIELD FIELD(8, 2)
|
|
#define NPCX_ESPICFG_MAXFREQ_FIELD FIELD(10, 3)
|
|
#define NPCX_ESPICFG_FLCHANMODE 16
|
|
#define NPCX_ESPICFG_PCCHN_SUPP 24
|
|
#define NPCX_ESPICFG_VWCHN_SUPP 25
|
|
#define NPCX_ESPICFG_OOBCHN_SUPP 26
|
|
#define NPCX_ESPICFG_FLASHCHN_SUPP 27
|
|
#define NPCX_ESPIIE_IBRSTIE 0
|
|
#define NPCX_ESPIIE_CFGUPDIE 1
|
|
#define NPCX_ESPIIE_BERRIE 2
|
|
#define NPCX_ESPIIE_OOBRXIE 3
|
|
#define NPCX_ESPIIE_FLASHRXIE 4
|
|
#define NPCX_ESPIIE_FLNACSIE 5
|
|
#define NPCX_ESPIIE_PERACCIE 6
|
|
#define NPCX_ESPIIE_DFRDIE 7
|
|
#define NPCX_ESPIIE_VWUPDIE 8
|
|
#define NPCX_ESPIIE_ESPIRSTIE 9
|
|
#define NPCX_ESPIIE_PLTRSTIE 10
|
|
#define NPCX_ESPIIE_AMERRIE 15
|
|
#define NPCX_ESPIIE_AMDONEIE 16
|
|
#define NPCX_ESPIIE_BMTXDONEIE 19
|
|
#define NPCX_ESPIIE_PBMRXIE 20
|
|
#define NPCX_ESPIIE_PMSGRXIE 21
|
|
#define NPCX_ESPIIE_BMBURSTERRIE 22
|
|
#define NPCX_ESPIIE_BMBURSTDONEIE 23
|
|
#define NPCX_ESPIWE_IBRSTWE 0
|
|
#define NPCX_ESPIWE_CFGUPDWE 1
|
|
#define NPCX_ESPIWE_BERRWE 2
|
|
#define NPCX_ESPIWE_OOBRXWE 3
|
|
#define NPCX_ESPIWE_FLASHRXWE 4
|
|
#define NPCX_ESPIWE_FLNACSWE 5
|
|
#define NPCX_ESPIWE_PERACCWE 6
|
|
#define NPCX_ESPIWE_DFRDWE 7
|
|
#define NPCX_ESPIWE_VWUPDWE 8
|
|
#define NPCX_ESPIWE_ESPIRSTWE 9
|
|
#define NPCX_ESPIWE_PBMRXWE 20
|
|
#define NPCX_ESPIWE_PMSGRXWE 21
|
|
#define NPCX_ESPISTS_IBRST 0
|
|
#define NPCX_ESPISTS_CFGUPD 1
|
|
#define NPCX_ESPISTS_BERR 2
|
|
#define NPCX_ESPISTS_OOBRX 3
|
|
#define NPCX_ESPISTS_FLASHRX 4
|
|
#define NPCX_ESPISTS_FLNACS 5
|
|
#define NPCX_ESPISTS_PERACC 6
|
|
#define NPCX_ESPISTS_DFRD 7
|
|
#define NPCX_ESPISTS_VWUPD 8
|
|
#define NPCX_ESPISTS_ESPIRST 9
|
|
#define NPCX_ESPISTS_PLTRST 10
|
|
#define NPCX_ESPISTS_AMERR 15
|
|
#define NPCX_ESPISTS_AMDONE 16
|
|
#define NPCX_ESPISTS_VWUPDW 17
|
|
#define NPCX_ESPISTS_BMTXDONE 19
|
|
#define NPCX_ESPISTS_PBMRX 20
|
|
#define NPCX_ESPISTS_PMSGRX 21
|
|
#define NPCX_ESPISTS_BMBURSTERR 22
|
|
#define NPCX_ESPISTS_BMBURSTDONE 23
|
|
#define NPCX_ESPISTS_ESPIRST_LVL 24
|
|
#define NPCX_VWSWIRQ_IRQ_NUM FIELD(0, 7)
|
|
#define NPCX_VWSWIRQ_IRQ_LVL 7
|
|
#define NPCX_VWSWIRQ_INDEX FIELD(8, 7)
|
|
#define NPCX_VWSWIRQ_INDEX_EN 15
|
|
#define NPCX_VWSWIRQ_DIRTY 16
|
|
#define NPCX_VWSWIRQ_ENPLTRST 17
|
|
#define NPCX_VWSWIRQ_ENCDRST 19
|
|
#define NPCX_VWSWIRQ_EDGE_IRQ 28
|
|
#define NPCX_VWEVMS_WIRE FIELD(0, 4)
|
|
#define NPCX_VWEVMS_VALID FIELD(4, 4)
|
|
#define NPCX_VWEVMS_IE 18
|
|
#define NPCX_VWEVMS_WE 20
|
|
#define NPCX_VWEVSM_WIRE FIELD(0, 4)
|
|
#define NPCX_VWEVSM_VALID FIELD(4, 4)
|
|
#define NPCX_VWEVSM_BIT_VALID(n) (4+n)
|
|
#define NPCX_VWEVSM_HW_WIRE FIELD(24, 4)
|
|
#define NPCX_VWGPSM_INDEX_EN 15
|
|
#define NPCX_OOBCTL_OOB_FREE 0
|
|
#define NPCX_OOBCTL_OOB_AVAIL 1
|
|
#define NPCX_OOBCTL_RSTBUFHEADS 2
|
|
#define NPCX_OOBCTL_OOBPLSIZE FIELD(10, 3)
|
|
#define NPCX_FLASHCFG_FLASHBLERSSIZE FIELD(7, 3)
|
|
#define NPCX_FLASHCFG_FLASHPLSIZE FIELD(10, 3)
|
|
#define NPCX_FLASHCFG_FLASHREQSIZE FIELD(13, 3)
|
|
#define NPCX_FLASHCFG_FLCAPA FIELD(24, 2)
|
|
#define NPCX_FLASHCFG_TRGFLEBLKSIZE FIELD(16, 8)
|
|
#define NPCX_FLASHCFG_FLREQSUP FIELD(0, 3)
|
|
#define NPCX_FLASHCTL_FLASH_NP_FREE 0
|
|
#define NPCX_FLASHCTL_FLASH_TX_AVAIL 1
|
|
#define NPCX_FLASHCTL_STRPHDR 2
|
|
#define NPCX_FLASHCTL_DMATHRESH FIELD(3, 2)
|
|
#define NPCX_FLASHCTL_AMTSIZE FIELD(5, 8)
|
|
#define NPCX_FLASHCTL_RSTBUFHEADS 13
|
|
#define NPCX_FLASHCTL_CRCEN 14
|
|
#define NPCX_FLASHCTL_CHKSUMSEL 15
|
|
#define NPCX_FLASHCTL_AMTEN 16
|
|
#define NPCX_FLASHCTL_SAF_AUTO_READ 18
|
|
#define NPCX_FLASHCTL_AUTO_RD_DIS_CTL 19
|
|
#define NPCX_FLASHCTL_BLK_FLASH_NP_FREE 20
|
|
#define NPCX_FLASHBASE_FLBASE_ADDR FIELD(12, 15)
|
|
#define NPCX_FLASH_PRTR_BADDR FIELD(12, 15)
|
|
#define NPCX_FRGN_WPR 29
|
|
#define SAF_PROT_LCK 31
|
|
#define NPCX_FRGN_RPR 30
|
|
#define NPCX_FLASH_PRTR_HADDR FIELD(12, 15)
|
|
#define NPCX_FLASH_TAG_OVR_RPR FIELD(16, 16)
|
|
#define NPCX_FLASH_TAG_OVR_WPR FIELD(0, 16)
|
|
#define NPCX_ONLY_ESPI_REG1_UNLOCK_REG2 0x55
|
|
#define NPCX_ONLY_ESPI_REG1_LOCK_REG2 0
|
|
#define NPCX_ONLY_ESPI_REG2_TRANS_END_CONFIG 4
|
|
|
|
/*
|
|
* Mobile System Wake-Up Control (MSWC) device registers
|
|
*/
|
|
struct mswc_reg {
|
|
/* 0x000: MSWC Control Status 1 */
|
|
volatile uint8_t MSWCTL1;
|
|
volatile uint8_t reserved1;
|
|
/* 0x002: MSWC Control Status 2 */
|
|
volatile uint8_t MSWCTL2;
|
|
volatile uint8_t reserved2[5];
|
|
/* 0x008: Host Configuration Base Address Low */
|
|
volatile uint8_t HCBAL;
|
|
volatile uint8_t reserved3;
|
|
/* 0x00A: Host Configuration Base Address High */
|
|
volatile uint8_t HCBAH;
|
|
volatile uint8_t reserved4;
|
|
/* 0X00C: MSWC INTERRUPT ENABLE 2 */
|
|
volatile uint8_t MSIEN2;
|
|
volatile uint8_t reserved5;
|
|
/* 0x00E: MSWC Host Event Status 0 */
|
|
volatile uint8_t MSHES0;
|
|
volatile uint8_t reserved6;
|
|
/* 0x010: MSWC Host Event Interrupt Enable */
|
|
volatile uint8_t MSHEIE0;
|
|
volatile uint8_t reserved7;
|
|
/* 0x012: Host Control */
|
|
volatile uint8_t HOST_CTL;
|
|
volatile uint8_t reserved8;
|
|
/* 0x014: SMI Pulse Length */
|
|
volatile uint8_t SMIP_LEN;
|
|
volatile uint8_t reserved9;
|
|
/* 0x016: SCI Pulse Length */
|
|
volatile uint8_t SCIP_LEN;
|
|
volatile uint8_t reserved10[5];
|
|
/* 0x01C: SRID Core Access */
|
|
volatile uint8_t SRID_CR;
|
|
volatile uint8_t reserved11[3];
|
|
/* 0x020: SID Core Access */
|
|
volatile uint8_t SID_CR;
|
|
volatile uint8_t reserved12;
|
|
/* 0x022: DEVICE_ID Core Access */
|
|
volatile uint8_t DEVICE_ID_CR;
|
|
volatile uint8_t reserved13[5];
|
|
/* 0x028: Chip Revision Core Access */
|
|
volatile uint8_t CHPREV_CR;
|
|
volatile uint8_t reserved14[5];
|
|
/* 0x02E: Virtual Wire Sleep States */
|
|
volatile uint8_t VW_SLPST1;
|
|
volatile uint8_t reserved15;
|
|
};
|
|
|
|
/* MSWC register fields */
|
|
#define NPCX_MSWCTL1_HRSTOB 0
|
|
#define NPCS_MSWCTL1_HWPRON 1
|
|
#define NPCX_MSWCTL1_PLTRST_ACT 2
|
|
#define NPCX_MSWCTL1_VHCFGA 3
|
|
#define NPCX_MSWCTL1_HCFGLK 4
|
|
#define NPCX_MSWCTL1_PWROFFB 6
|
|
#define NPCX_MSWCTL1_A20MB 7
|
|
|
|
/*
|
|
* Shared Memory (SHM) device registers
|
|
*/
|
|
struct shm_reg {
|
|
/* 0x000: Shared Memory Core Status */
|
|
volatile uint8_t SMC_STS;
|
|
/* 0x001: Shared Memory Core Control */
|
|
volatile uint8_t SMC_CTL;
|
|
/* 0x002: Shared Memory Host Control */
|
|
volatile uint8_t SHM_CTL;
|
|
volatile uint8_t reserved1[2];
|
|
/* 0x005: Indirect Memory Access Window Size */
|
|
volatile uint8_t IMA_WIN_SIZE;
|
|
volatile uint8_t reserved2;
|
|
/* 0x007: Shared Access Windows Size */
|
|
volatile uint8_t WIN_SIZE;
|
|
/* 0x008: Shared Access Window 1, Semaphore */
|
|
volatile uint8_t SHAW1_SEM;
|
|
/* 0x009: Shared Access Window 2, Semaphore */
|
|
volatile uint8_t SHAW2_SEM;
|
|
volatile uint8_t reserved3;
|
|
/* 0x00B: Indirect Memory Access, Semaphore */
|
|
volatile uint8_t IMA_SEM;
|
|
volatile uint8_t reserved4[2];
|
|
/* 0x00E: Shared Memory Configuration */
|
|
volatile uint16_t SHCFG;
|
|
/* 0x010: Shared Access Window 1 Write Protect */
|
|
volatile uint8_t WIN1_WR_PROT;
|
|
/* 0x011: Shared Access Window 1 Read Protect */
|
|
volatile uint8_t WIN1_RD_PROT;
|
|
/* 0x012: Shared Access Window 2 Write Protect */
|
|
volatile uint8_t WIN2_WR_PROT;
|
|
/* 0x013: Shared Access Window 2 Read Protect */
|
|
volatile uint8_t WIN2_RD_PROT;
|
|
volatile uint8_t reserved5[2];
|
|
/* 0x016: Indirect Memory Access Write Protect */
|
|
volatile uint8_t IMA_WR_PROT;
|
|
/* 0x017: Indirect Memory Access Read Protect */
|
|
volatile uint8_t IMA_RD_PROT;
|
|
volatile uint8_t reserved6[8];
|
|
/* 0x020: Shared Access Window 1 Base */
|
|
volatile uint32_t WIN_BASE1;
|
|
/* 0x024: Shared Access Window 2 Base */
|
|
volatile uint32_t WIN_BASE2;
|
|
volatile uint32_t reserved7;
|
|
/* 0x02C: Indirect Memory Access Base */
|
|
volatile uint32_t IMA_BASE;
|
|
volatile uint8_t reserved8[10];
|
|
/* 0x03A: Reset Configuration */
|
|
volatile uint8_t RST_CFG;
|
|
volatile uint8_t reserved9[5];
|
|
/* 0x040: Debug Port 80 Buffered Data */
|
|
volatile uint16_t DP80BUF;
|
|
/* 0x042: Debug Port 80 Status */
|
|
volatile uint8_t DP80STS;
|
|
volatile uint8_t reserved10;
|
|
/* 0x044: Debug Port 80 Control */
|
|
volatile uint8_t DP80CTL;
|
|
volatile uint8_t reserved11[3];
|
|
/* 0x048: Host_Offset in Windows 1, 2 Status */
|
|
volatile uint8_t HOFS_STS;
|
|
/* 0x049: Host_Offset in Windows 1, 2 Control */
|
|
volatile uint8_t HOFS_CTL;
|
|
/* 0x04A: Core_Offset in Window 2 Address */
|
|
volatile uint16_t COFS2;
|
|
/* 0x04C: Core_Offset in Window 1 Address */
|
|
volatile uint16_t COFS1;
|
|
volatile uint16_t reserved12;
|
|
};
|
|
|
|
/* SHM register fields */
|
|
#define NPCX_SMC_STS_HRERR 0
|
|
#define NPCX_SMC_STS_HWERR 1
|
|
#define NPCX_SMC_STS_HSEM1W 4
|
|
#define NPCX_SMC_STS_HSEM2W 5
|
|
#define NPCX_SMC_STS_SHM_ACC 6
|
|
#define NPCX_SMC_CTL_HERR_IE 2
|
|
#define NPCX_SMC_CTL_HSEM1_IE 3
|
|
#define NPCX_SMC_CTL_HSEM2_IE 4
|
|
#define NPCX_SMC_CTL_ACC_IE 5
|
|
#define NPCX_SMC_CTL_PREF_EN 6
|
|
#define NPCX_SMC_CTL_HOSTWAIT 7
|
|
#define NPCX_FLASH_SIZE_STALL_HOST 6
|
|
#define NPCX_FLASH_SIZE_RD_BURST 7
|
|
#define NPCX_WIN_SIZE_RWIN1_SIZE_FIELD FIELD(0, 4)
|
|
#define NPCX_WIN_SIZE_RWIN2_SIZE_FIELD FIELD(4, 4)
|
|
#define NPCX_WIN_PROT_RW1L_RP 0
|
|
#define NPCX_WIN_PROT_RW1L_WP 1
|
|
#define NPCX_WIN_PROT_RW1H_RP 2
|
|
#define NPCX_WIN_PROT_RW1H_WP 3
|
|
#define NPCX_WIN_PROT_RW2L_RP 4
|
|
#define NPCX_WIN_PROT_RW2L_WP 5
|
|
#define NPCX_WIN_PROT_RW2H_RP 6
|
|
#define NPCX_WIN_PROT_RW2H_WP 7
|
|
#define NPCX_PWIN_SIZEI_RPROT 13
|
|
#define NPCX_PWIN_SIZEI_WPROT 14
|
|
#define NPCX_CSEM2 6
|
|
#define NPCX_CSEM3 7
|
|
#define NPCX_DP80STS_FWR 5
|
|
#define NPCX_DP80STS_FNE 6
|
|
#define NPCX_DP80STS_FOR 7
|
|
#define NPCX_DP80CTL_DP80EN 0
|
|
#define NPCX_DP80CTL_SYNCEN 1
|
|
#define NPCX_DP80CTL_ADV 2
|
|
#define NPCX_DP80CTL_RAA 3
|
|
#define NPCX_DP80CTL_RFIFO 4
|
|
#define NPCX_DP80CTL_CIEN 5
|
|
#define NPCX_DP80CTL_DP80_HF_CFG 7
|
|
#define NPCX_DP80BUF_OFFS_FIELD FIELD(8, 3)
|
|
|
|
/*
|
|
* Keyboard and Mouse Controller (KBC) device registers
|
|
*/
|
|
struct kbc_reg {
|
|
/* 0x000h: Host Interface Control */
|
|
volatile uint8_t HICTRL;
|
|
volatile uint8_t reserved1;
|
|
/* 0x002h: Host Interface IRQ Control */
|
|
volatile uint8_t HIIRQC;
|
|
volatile uint8_t reserved2;
|
|
/* 0x004h: Host Interface Keyboard/Mouse Status */
|
|
volatile uint8_t HIKMST;
|
|
volatile uint8_t reserved3;
|
|
/* 0x006h: Host Interface Keyboard Data Out Buffer */
|
|
volatile uint8_t HIKDO;
|
|
volatile uint8_t reserved4;
|
|
/* 0x008h: Host Interface Mouse Data Out Buffer */
|
|
volatile uint8_t HIMDO;
|
|
volatile uint8_t reserved5;
|
|
/* 0x00Ah: Host Interface Keyboard/Mouse Data In Buffer */
|
|
volatile uint8_t HIKMDI;
|
|
/* 0x00Bh: Host Interface Keyboard/Mouse Shadow Data In Buffer */
|
|
volatile uint8_t SHIKMDI;
|
|
};
|
|
|
|
/* KBC register field */
|
|
#define NPCX_HICTRL_OBFKIE 0
|
|
#define NPCX_HICTRL_OBFMIE 1
|
|
#define NPCX_HICTRL_OBECIE 2
|
|
#define NPCX_HICTRL_IBFCIE 3
|
|
#define NPCX_HICTRL_PMIHIE 4
|
|
#define NPCX_HICTRL_PMIOCIE 5
|
|
#define NPCX_HICTRL_PMICIE 6
|
|
#define NPCX_HICTRL_FW_OBF 7
|
|
#define NPCX_HIKMST_OBF 0
|
|
#define NPCX_HIKMST_IBF 1
|
|
#define NPCX_HIKMST_F0 2
|
|
#define NPCX_HIKMST_A2 3
|
|
#define NPCX_HIKMST_ST0 4
|
|
#define NPCX_HIKMST_ST1 5
|
|
#define NPCX_HIKMST_ST2 6
|
|
#define NPCX_HIKMST_ST3 7
|
|
|
|
/*
|
|
* Power Management Channel (PMCH) device registers
|
|
*/
|
|
|
|
struct pmch_reg {
|
|
/* 0x000: Host Interface PM Status */
|
|
volatile uint8_t HIPMST;
|
|
volatile uint8_t reserved1;
|
|
/* 0x002: Host Interface PM Data Out Buffer */
|
|
volatile uint8_t HIPMDO;
|
|
volatile uint8_t reserved2;
|
|
/* 0x004: Host Interface PM Data In Buffer */
|
|
volatile uint8_t HIPMDI;
|
|
/* 0x005: Host Interface PM Shadow Data In Buffer */
|
|
volatile uint8_t SHIPMDI;
|
|
/* 0x006: Host Interface PM Data Out Buffer with SCI */
|
|
volatile uint8_t HIPMDOC;
|
|
volatile uint8_t reserved3;
|
|
/* 0x008: Host Interface PM Data Out Buffer with SMI */
|
|
volatile uint8_t HIPMDOM;
|
|
volatile uint8_t reserved4;
|
|
/* 0x00A: Host Interface PM Data In Buffer with SCI */
|
|
volatile uint8_t HIPMDIC;
|
|
volatile uint8_t reserved5;
|
|
/* 0x00C: Host Interface PM Control */
|
|
volatile uint8_t HIPMCTL;
|
|
/* 0x00D: Host Interface PM Control 2 */
|
|
volatile uint8_t HIPMCTL2;
|
|
/* 0x00E: Host Interface PM Interrupt Control */
|
|
volatile uint8_t HIPMIC;
|
|
volatile uint8_t reserved6;
|
|
/* 0x010: Host Interface PM Interrupt Enable */
|
|
volatile uint8_t HIPMIE;
|
|
volatile uint8_t reserved7;
|
|
};
|
|
|
|
/* PMCH register field */
|
|
#define NPCX_HIPMIE_SCIE 1
|
|
#define NPCX_HIPMIE_SMIE 2
|
|
#define NPCX_HIPMCTL_IBFIE 0
|
|
#define NPCX_HIPMCTL_OBEIE 1
|
|
#define NPCX_HIPMCTL_SCIPOL 6
|
|
#define NPCX_HIPMST_OBF 0
|
|
#define NPCX_HIPMST_IBF 1
|
|
#define NPCX_HIPMST_F0 2
|
|
#define NPCX_HIPMST_CMD 3
|
|
#define NPCX_HIPMST_ST0 4
|
|
#define NPCX_HIPMST_ST1 5
|
|
#define NPCX_HIPMST_ST2 6
|
|
#define NPCX_HIPMIC_SMIB 1
|
|
#define NPCX_HIPMIC_SCIB 2
|
|
#define NPCX_HIPMIC_SMIPOL 6
|
|
|
|
/*
|
|
* Core Access to Host (C2H) device registers
|
|
*/
|
|
struct c2h_reg {
|
|
/* 0x000: Indirect Host I/O Address */
|
|
volatile uint16_t IHIOA;
|
|
/* 0x002: Indirect Host Data */
|
|
volatile uint8_t IHD;
|
|
volatile uint8_t reserved1;
|
|
/* 0x004: Lock Host Access */
|
|
volatile uint16_t LKSIOHA;
|
|
/* 0x006: Access Lock Violation */
|
|
volatile uint16_t SIOLV;
|
|
/* 0x008: Core-to-Host Modules Access Enable */
|
|
volatile uint16_t CRSMAE;
|
|
/* 0x00A: Module Control */
|
|
volatile uint8_t SIBCTRL;
|
|
volatile uint8_t reserved3;
|
|
};
|
|
|
|
/* C2H register fields */
|
|
#define NPCX_LKSIOHA_LKCFG 0
|
|
#define NPCX_LKSIOHA_LKSPHA 2
|
|
#define NPCX_LKSIOHA_LKHIKBD 11
|
|
#define NPCX_CRSMAE_CFGAE 0
|
|
#define NPCX_CRSMAE_HIKBDAE 11
|
|
#define NPCX_SIOLV_SPLV 2
|
|
#define NPCX_SIBCTRL_CSAE 0
|
|
#define NPCX_SIBCTRL_CSRD 1
|
|
#define NPCX_SIBCTRL_CSWR 2
|
|
|
|
/*
|
|
* SMBUS (SMB) device registers
|
|
*/
|
|
struct smb_reg {
|
|
/* 0x000: SMB Serial Data */
|
|
volatile uint8_t SMBSDA;
|
|
volatile uint8_t reserved1;
|
|
/* 0x002: SMB Status */
|
|
volatile uint8_t SMBST;
|
|
volatile uint8_t reserved2;
|
|
/* 0x004: SMB Control Status */
|
|
volatile uint8_t SMBCST;
|
|
volatile uint8_t reserved3;
|
|
/* 0x006: SMB Control 1 */
|
|
volatile uint8_t SMBCTL1;
|
|
volatile uint8_t reserved4;
|
|
/* 0x008: SMB Own Address */
|
|
volatile uint8_t SMBADDR1;
|
|
volatile uint8_t reserved5;
|
|
/* 0x00A: SMB Control 2 */
|
|
volatile uint8_t SMBCTL2;
|
|
volatile uint8_t reserved6;
|
|
/* 0x00C: SMB Own Address */
|
|
volatile uint8_t SMBADDR2;
|
|
volatile uint8_t reserved7;
|
|
/* 0x00E: SMB Control 3 */
|
|
volatile uint8_t SMBCTL3;
|
|
/* 0x00F: SMB Bus Timeout */
|
|
volatile uint8_t SMBT_OUT;
|
|
union {
|
|
/* Bank 0 */
|
|
struct {
|
|
/* 0x010: SMB Own Address 3 */
|
|
volatile uint8_t SMBADDR3;
|
|
/* 0x011: SMB Own Address 7 */
|
|
volatile uint8_t SMBADDR7;
|
|
/* 0x012: SMB Own Address 4 */
|
|
volatile uint8_t SMBADDR4;
|
|
/* 0x013: SMB Own Address 8 */
|
|
volatile uint8_t SMBADDR8;
|
|
/* 0x014: SMB Own Address 5 */
|
|
volatile uint8_t SMBADDR5;
|
|
volatile uint8_t reserved8;
|
|
/* 0x016: SMB Own Address 6 */
|
|
volatile uint8_t SMBADDR6;
|
|
volatile uint8_t reserved9;
|
|
/* 0x018: SMB Control Status 2 */
|
|
volatile uint8_t SMBCST2;
|
|
/* 0x019: SMB Control Status 3 */
|
|
volatile uint8_t SMBCST3;
|
|
/* 0x01A: SMB Control 4 */
|
|
volatile uint8_t SMBCTL4;
|
|
volatile uint8_t reserved10;
|
|
/* 0x01C: SMB SCL Low Time */
|
|
volatile uint8_t SMBSCLLT;
|
|
/* 0x01D: SMB FIFO Control */
|
|
volatile uint8_t SMBFIF_CTL;
|
|
/* 0x01E: SMB SCL High Time */
|
|
volatile uint8_t SMBSCLHT;
|
|
volatile uint8_t reserved11;
|
|
};
|
|
/* Bank 1 */
|
|
struct {
|
|
/* 0x010: SMB FIFO Control */
|
|
volatile uint8_t SMBFIF_CTS;
|
|
volatile uint8_t reserved12;
|
|
/* 0x012: SMB Tx-FIFO Control */
|
|
volatile uint8_t SMBTXF_CTL;
|
|
volatile uint8_t reserved13;
|
|
/* 0x014: SMB Bus Timeout */
|
|
volatile uint8_t SMB_T_OUT;
|
|
volatile uint8_t reserved14[3];
|
|
/* 0x018: SMB Control Status 2 (FIFO) */
|
|
volatile uint8_t SMBCST2_FIFO;
|
|
/* 0x019: SMB Control Status 3 (FIFO) */
|
|
volatile uint8_t SMBCST3_FIFO;
|
|
/* 0x01A: SMB Tx-FIFO Status */
|
|
volatile uint8_t SMBTXF_STS;
|
|
volatile uint8_t reserved15;
|
|
/* 0x01C: SMB Rx-FIFO Status */
|
|
volatile uint8_t SMBRXF_STS;
|
|
volatile uint8_t reserved16;
|
|
/* 0x01E: SMB Rx-FIFO Control */
|
|
volatile uint8_t SMBRXF_CTL;
|
|
volatile uint8_t reserved17[1];
|
|
};
|
|
};
|
|
};
|
|
|
|
/* SMB register fields */
|
|
#define NPCX_SMBST_XMIT 0
|
|
#define NPCX_SMBST_MASTER 1
|
|
#define NPCX_SMBST_NMATCH 2
|
|
#define NPCX_SMBST_STASTR 3
|
|
#define NPCX_SMBST_NEGACK 4
|
|
#define NPCX_SMBST_BER 5
|
|
#define NPCX_SMBST_SDAST 6
|
|
#define NPCX_SMBST_SLVSTP 7
|
|
#define NPCX_SMBCST_BUSY 0
|
|
#define NPCX_SMBCST_BB 1
|
|
#define NPCX_SMBCST_MATCH 2
|
|
#define NPCX_SMBCST_GCMATCH 3
|
|
#define NPCX_SMBCST_TSDA 4
|
|
#define NPCX_SMBCST_TGSCL 5
|
|
#define NPCX_SMBCST_MATCHAF 6
|
|
#define NPCX_SMBCST_ARPMATCH 7
|
|
#define NPCX_SMBCST2_MATCHA1F 0
|
|
#define NPCX_SMBCST2_MATCHA2F 1
|
|
#define NPCX_SMBCST2_MATCHA3F 2
|
|
#define NPCX_SMBCST2_MATCHA4F 3
|
|
#define NPCX_SMBCST2_MATCHA5F 4
|
|
#define NPCX_SMBCST2_MATCHA6F 5
|
|
#define NPCX_SMBCST2_MATCHA7F 6
|
|
#define NPCX_SMBCST2_INTSTS 7
|
|
#define NPCX_SMBCST3_MATCHA8F 0
|
|
#define NPCX_SMBCST3_MATCHA9F 1
|
|
#define NPCX_SMBCST3_MATCHA10F 2
|
|
#define NPCX_SMBCTL1_START 0
|
|
#define NPCX_SMBCTL1_STOP 1
|
|
#define NPCX_SMBCTL1_INTEN 2
|
|
#define NPCX_SMBCTL1_ACK 4
|
|
#define NPCX_SMBCTL1_GCMEN 5
|
|
#define NPCX_SMBCTL1_NMINTE 6
|
|
#define NPCX_SMBCTL1_STASTRE 7
|
|
#define NPCX_SMBCTL2_ENABLE 0
|
|
#define NPCX_SMBCTL2_SCLFRQ0_6_FIELD FIELD(1, 7)
|
|
#define NPCX_SMBCTL3_ARPMEN 2
|
|
#define NPCX_SMBCTL3_SCLFRQ7_8_FIELD FIELD(0, 2)
|
|
#define NPCX_SMBCTL3_IDL_START 3
|
|
#define NPCX_SMBCTL3_400K 4
|
|
#define NPCX_SMBCTL3_BNK_SEL 5
|
|
#define NPCX_SMBCTL3_SDA_LVL 6
|
|
#define NPCX_SMBCTL3_SCL_LVL 7
|
|
#define NPCX_SMBCTL4_HLDT_FIELD FIELD(0, 6)
|
|
#define NPCX_SMBCTL4_LVL_WE 7
|
|
#define NPCX_SMBADDR1_SAEN 7
|
|
#define NPCX_SMBADDR2_SAEN 7
|
|
#define NPCX_SMBADDR3_SAEN 7
|
|
#define NPCX_SMBADDR4_SAEN 7
|
|
#define NPCX_SMBADDR5_SAEN 7
|
|
#define NPCX_SMBADDR6_SAEN 7
|
|
#define NPCX_SMBADDR7_SAEN 7
|
|
#define NPCX_SMBADDR8_SAEN 7
|
|
#define NPCX_SMBSEL_SMB4SEL 4
|
|
#define NPCX_SMBSEL_SMB5SEL 5
|
|
#define NPCX_SMBSEL_SMB6SEL 6
|
|
#define NPCX_SMBFIF_CTS_RXF_TXE 1
|
|
#define NPCX_SMBFIF_CTS_CLR_FIFO 6
|
|
#define NPCX_SMBFIF_CTL_FIFO_EN 4
|
|
#define NPCX_SMBRXF_STS_RX_THST 6
|
|
|
|
/* RX FIFO threshold */
|
|
#define NPCX_SMBRXF_CTL_RX_THR FIELD(0, 6)
|
|
#define NPCX_SMBRXF_CTL_LAST 7
|
|
|
|
/*
|
|
* Internal 32-bit Timer (ITIM32) device registers
|
|
*/
|
|
struct itim32_reg {
|
|
volatile uint8_t reserved1;
|
|
/* 0x001: Internal 32-bit Timer Prescaler */
|
|
volatile uint8_t ITPRE32;
|
|
volatile uint8_t reserved2[2];
|
|
/* 0x004: Internal 32-bit Timer Control and Status */
|
|
volatile uint8_t ITCTS32;
|
|
volatile uint8_t reserved3[3];
|
|
/* 0x008: Internal 32-Bit Timer Counter */
|
|
volatile uint32_t ITCNT32;
|
|
};
|
|
|
|
/*
|
|
* Internal 64-bit Timer (ITIM54) device registers
|
|
*/
|
|
struct itim64_reg {
|
|
volatile uint8_t reserved1;
|
|
/* 0x001: Internal 64-bit Timer Prescaler */
|
|
volatile uint8_t ITPRE64;
|
|
volatile uint8_t reserved2[2];
|
|
/* 0x004: Internal 64-bit Timer Control and Status */
|
|
volatile uint8_t ITCTS64;
|
|
volatile uint8_t reserved3[3];
|
|
/* 0x008: Internal 32-Bit Timer Counter */
|
|
volatile uint32_t ITCNT64L;
|
|
/* 0x00C: Internal 32-Bit Timer Counter */
|
|
volatile uint32_t ITCNT64H;
|
|
};
|
|
|
|
/* ITIM register fields */
|
|
#define NPCX_ITCTSXX_TO_STS 0
|
|
#define NPCX_ITCTSXX_TO_IE 2
|
|
#define NPCX_ITCTSXX_TO_WUE 3
|
|
#define NPCX_ITCTSXX_CKSEL 4
|
|
#define NPCX_ITCTSXX_ITEN 7
|
|
|
|
/*
|
|
* Tachometer (TACH) Sensor device registers
|
|
*/
|
|
struct tach_reg {
|
|
/* 0x000: Timer/Counter 1 */
|
|
volatile uint16_t TCNT1;
|
|
/* 0x002: Reload/Capture A */
|
|
volatile uint16_t TCRA;
|
|
/* 0x004: Reload/Capture B */
|
|
volatile uint16_t TCRB;
|
|
/* 0x006: Timer/Counter 2 */
|
|
volatile uint16_t TCNT2;
|
|
/* 0x008: Clock Prescaler */
|
|
volatile uint8_t TPRSC;
|
|
volatile uint8_t reserved1;
|
|
/* 0x00A: Clock Unit Control */
|
|
volatile uint8_t TCKC;
|
|
volatile uint8_t reserved2;
|
|
/* 0x00C: Timer Mode Control */
|
|
volatile uint8_t TMCTRL;
|
|
volatile uint8_t reserved3;
|
|
/* 0x00E: Timer Event Control */
|
|
volatile uint8_t TECTRL;
|
|
volatile uint8_t reserved4;
|
|
/* 0x010: Timer Event Clear */
|
|
volatile uint8_t TECLR;
|
|
volatile uint8_t reserved5;
|
|
/* 0x012: Timer Interrupt Enable */
|
|
volatile uint8_t TIEN;
|
|
volatile uint8_t reserved6;
|
|
/* 0x014: Compare A */
|
|
volatile uint16_t TCPA;
|
|
/* 0x016: Compare B */
|
|
volatile uint16_t TCPB;
|
|
/* 0x018: Compare Configuration */
|
|
volatile uint8_t TCPCFG;
|
|
volatile uint8_t reserved7;
|
|
/* 0x01A: Timer Wake-Up Enable */
|
|
volatile uint8_t TWUEN;
|
|
volatile uint8_t reserved8;
|
|
/* 0x01C: Timer Configuration */
|
|
volatile uint8_t TCFG;
|
|
volatile uint8_t reserved9;
|
|
};
|
|
|
|
/* TACH register fields */
|
|
#define NPCX_TCKC_LOW_PWR 7
|
|
#define NPCX_TCKC_PLS_ACC_CLK 6
|
|
#define NPCX_TCKC_C1CSEL_FIELD FIELD(0, 3)
|
|
#define NPCX_TCKC_C2CSEL_FIELD FIELD(3, 3)
|
|
#define NPCX_TMCTRL_MDSEL_FIELD FIELD(0, 3)
|
|
#define NPCX_TMCTRL_TAEN 5
|
|
#define NPCX_TMCTRL_TBEN 6
|
|
#define NPCX_TMCTRL_TAEDG 3
|
|
#define NPCX_TMCTRL_TBEDG 4
|
|
#define NPCX_TCFG_TADBEN 6
|
|
#define NPCX_TCFG_TBDBEN 7
|
|
#define NPCX_TECTRL_TAPND 0
|
|
#define NPCX_TECTRL_TBPND 1
|
|
#define NPCX_TECTRL_TCPND 2
|
|
#define NPCX_TECTRL_TDPND 3
|
|
#define NPCX_TECLR_TACLR 0
|
|
#define NPCX_TECLR_TBCLR 1
|
|
#define NPCX_TECLR_TCCLR 2
|
|
#define NPCX_TECLR_TDCLR 3
|
|
#define NPCX_TIEN_TAIEN 0
|
|
#define NPCX_TIEN_TBIEN 1
|
|
#define NPCX_TIEN_TCIEN 2
|
|
#define NPCX_TIEN_TDIEN 3
|
|
#define NPCX_TWUEN_TAWEN 0
|
|
#define NPCX_TWUEN_TBWEN 1
|
|
#define NPCX_TWUEN_TCWEN 2
|
|
#define NPCX_TWUEN_TDWEN 3
|
|
|
|
/* Debug Interface registers */
|
|
struct dbg_reg {
|
|
/* 0x000: Debug Control */
|
|
volatile uint8_t DBGCTRL;
|
|
volatile uint8_t reserved1;
|
|
/* 0x002: Debug Freeze Enable 1 */
|
|
volatile uint8_t DBGFRZEN1;
|
|
/* 0x003: Debug Freeze Enable 2 */
|
|
volatile uint8_t DBGFRZEN2;
|
|
/* 0x004: Debug Freeze Enable 3 */
|
|
volatile uint8_t DBGFRZEN3;
|
|
/* 0x005: Debug Freeze Enable 4 */
|
|
volatile uint8_t DBGFRZEN4;
|
|
};
|
|
/* Debug Interface registers fields */
|
|
#define NPCX_DBGFRZEN3_GLBL_FRZ_DIS 7
|
|
|
|
/* PS/2 Interface registers */
|
|
struct ps2_reg {
|
|
/* 0x000: PS/2 Data */
|
|
volatile uint8_t PSDAT;
|
|
volatile uint8_t reserved1;
|
|
/* 0x002: PS/2 Status */
|
|
volatile uint8_t PSTAT;
|
|
volatile uint8_t reserved2;
|
|
/* 0x004: PS/2 Control */
|
|
volatile uint8_t PSCON;
|
|
volatile uint8_t reserved3;
|
|
/* 0x006: PS/2 Output Signal */
|
|
volatile uint8_t PSOSIG;
|
|
volatile uint8_t reserved4;
|
|
/* 0x008: PS/2 Input Signal */
|
|
volatile uint8_t PSISIG;
|
|
volatile uint8_t reserved5;
|
|
/* 0x00A: PS/2 Interrupt Enable */
|
|
volatile uint8_t PSIEN;
|
|
volatile uint8_t reserved6;
|
|
};
|
|
|
|
/* PS/2 Interface registers fields */
|
|
#define NPCX_PSTAT_SOT 0
|
|
#define NPCX_PSTAT_EOT 1
|
|
#define NPCX_PSTAT_PERR 2
|
|
#define NPCX_PSTAT_ACH FIELD(3, 3)
|
|
#define NPCX_PSTAT_RFERR 6
|
|
|
|
#define NPCX_PSCON_EN 0
|
|
#define NPCX_PSCON_XMT 1
|
|
#define NPCX_PSCON_HDRV FIELD(2, 2)
|
|
#define NPCX_PSCON_IDB FIELD(4, 3)
|
|
#define NPCX_PSCON_WPUED 7
|
|
|
|
#define NPCX_PSOSIG_WDAT0 0
|
|
#define NPCX_PSOSIG_WDAT1 1
|
|
#define NPCX_PSOSIG_WDAT2 2
|
|
#define NPCX_PSOSIG_CLK0 3
|
|
#define NPCX_PSOSIG_CLK1 4
|
|
#define NPCX_PSOSIG_CLK2 5
|
|
#define NPCX_PSOSIG_WDAT3 6
|
|
#define NPCX_PSOSIG_CLK3 7
|
|
#define NPCX_PSOSIG_CLK(n) (((n) < 3) ? ((n) + 3) : 7)
|
|
#define NPCX_PSOSIG_WDAT(n) (((n) < 3) ? ((n) + 0) : 6)
|
|
#define NPCX_PSOSIG_CLK_MASK_ALL \
|
|
(BIT(NPCX_PSOSIG_CLK0) | \
|
|
BIT(NPCX_PSOSIG_CLK1) | \
|
|
BIT(NPCX_PSOSIG_CLK2) | \
|
|
BIT(NPCX_PSOSIG_CLK3))
|
|
|
|
#define NPCX_PSIEN_SOTIE 0
|
|
#define NPCX_PSIEN_EOTIE 1
|
|
#define NPCX_PSIEN_PS2_WUE 4
|
|
#define NPCX_PSIEN_PS2_CLK_SEL 7
|
|
|
|
/* Flash Interface Unit (FIU) device registers */
|
|
struct fiu_reg {
|
|
volatile uint8_t reserved1;
|
|
/* 0x001: Burst Configuration */
|
|
volatile uint8_t BURST_CFG;
|
|
/* 0x002: FIU Response Configuration */
|
|
volatile uint8_t RESP_CFG;
|
|
volatile uint8_t reserved2[17];
|
|
/* 0x014: SPI Flash Configuration */
|
|
volatile uint8_t SPI_FL_CFG;
|
|
volatile uint8_t reserved3;
|
|
/* 0x016: UMA Code Byte */
|
|
volatile uint8_t UMA_CODE;
|
|
/* 0x017: UMA Address Byte 0 */
|
|
volatile uint8_t UMA_AB0;
|
|
/* 0x018: UMA Address Byte 1 */
|
|
volatile uint8_t UMA_AB1;
|
|
/* 0x019: UMA Address Byte 2 */
|
|
volatile uint8_t UMA_AB2;
|
|
/* 0x01A: UMA Data Byte 0 */
|
|
volatile uint8_t UMA_DB0;
|
|
/* 0x01B: UMA Data Byte 1 */
|
|
volatile uint8_t UMA_DB1;
|
|
/* 0x01C: UMA Data Byte 2 */
|
|
volatile uint8_t UMA_DB2;
|
|
/* 0x01D: UMA Data Byte 3 */
|
|
volatile uint8_t UMA_DB3;
|
|
/* 0x01E: UMA Control and Status */
|
|
volatile uint8_t UMA_CTS;
|
|
/* 0x01F: UMA Extended Control and Status */
|
|
volatile uint8_t UMA_ECTS;
|
|
/* 0x020: UMA Data Bytes 0-3 */
|
|
volatile uint32_t UMA_DB0_3;
|
|
volatile uint8_t reserved4[2];
|
|
/* 0x026: CRC Control Register */
|
|
volatile uint8_t CRCCON;
|
|
/* 0x027: CRC Entry Register */
|
|
volatile uint8_t CRCENT;
|
|
/* 0x028: CRC Initialization and Result Register */
|
|
volatile uint32_t CRCRSLT;
|
|
volatile uint8_t reserved5[4];
|
|
/* 0x030: FIU Read Command */
|
|
volatile uint8_t FIU_RD_CMD;
|
|
volatile uint8_t reserved6;
|
|
/* 0x032: FIU Dummy Cycles */
|
|
volatile uint8_t FIU_DMM_CYC;
|
|
/* 0x033: FIU Extended Configuration */
|
|
volatile uint8_t FIU_EXT_CFG;
|
|
#if defined(CONFIG_SOC_SERIES_NPCX9)
|
|
/* 0x034: UMA address byte 0-3 */
|
|
volatile uint32_t UMA_AB0_3;
|
|
/* 0x038-0x3C */
|
|
volatile uint8_t reserved8[5];
|
|
/* 0x03D: SPI Device */
|
|
volatile uint8_t SPI1_DEV;
|
|
/* 0x03E-0x3F */
|
|
volatile uint8_t reserved9[2];
|
|
#elif defined(CONFIG_SOC_SERIES_NPCX4)
|
|
/* 0x034: UMA address byte 0-3 */
|
|
volatile uint32_t UMA_AB0_3;
|
|
/* 0x038-0x3B */
|
|
volatile uint8_t reserved8[4];
|
|
/* 0x03C: SPI Device */
|
|
volatile uint8_t SPI_DEV;
|
|
/* 0x03D */
|
|
volatile uint8_t reserved9;
|
|
/* 0x03E */
|
|
volatile uint8_t SPI_DEV_SIZE;
|
|
/* 0x03F */
|
|
volatile uint8_t reserved10;
|
|
#endif
|
|
};
|
|
|
|
/* FIU register fields */
|
|
#define NPCX_BURST_CFG_SPI_DEV_SEL FIELD(4, 2)
|
|
#define NPCX_RESP_CFG_IAD_EN 0
|
|
#define NPCX_RESP_CFG_DEV_SIZE_EX 2
|
|
#define NPCX_RESP_CFG_QUAD_EN 3
|
|
#define NPCX_SPI_FL_CFG_RD_MODE FIELD(6, 2)
|
|
#define NPCX_UMA_CTS_A_SIZE 3
|
|
#define NPCX_UMA_CTS_C_SIZE 4
|
|
#define NPCX_UMA_CTS_RD_WR 5
|
|
#define NPCX_UMA_CTS_DEV_NUM 6
|
|
#define NPCX_UMA_CTS_EXEC_DONE 7
|
|
#define NPCX_UMA_ECTS_SW_CS0 0
|
|
#define NPCX_UMA_ECTS_SW_CS1 1
|
|
#define NPCX_UMA_ECTS_SEC_CS 2
|
|
#define NPCX_UMA_ECTS_UMA_LOCK 3
|
|
#define NPCX_UMA_ECTS_UMA_ADDR_SIZE FIELD(4, 3)
|
|
#define NPCX_SPI1_DEV_FOUR_BADDR_CS10 6
|
|
#define NPCX_SPI1_DEV_FOUR_BADDR_CS11 7
|
|
#define NPCX_SPI1_DEV_SPI1_LO_DEV_SIZE FIELD(0, 4)
|
|
#define NPCX_FIU_EXT_CFG_SET_DMM_EN 2
|
|
#define NPCX_FIU_EXT_CFG_SET_CMD_EN 1
|
|
#define NPCX_SPI_DEV_NADDRB FIELD(5, 3)
|
|
|
|
#define NPCX_MSR_IE_CFG_UMA_BLOCK 3
|
|
|
|
/* UMA fields selections */
|
|
#define UMA_FLD_ADDR BIT(NPCX_UMA_CTS_A_SIZE) /* 3-bytes ADR field */
|
|
#define UMA_FLD_NO_CMD BIT(NPCX_UMA_CTS_C_SIZE) /* No 1-Byte CMD field */
|
|
#define UMA_FLD_WRITE BIT(NPCX_UMA_CTS_RD_WR) /* Write transaction */
|
|
#define UMA_FLD_SHD_SL BIT(NPCX_UMA_CTS_DEV_NUM) /* Shared flash selected */
|
|
#define UMA_FLD_EXEC BIT(NPCX_UMA_CTS_EXEC_DONE)
|
|
|
|
#define UMA_FIELD_DATA_1 0x01
|
|
#define UMA_FIELD_DATA_2 0x02
|
|
#define UMA_FIELD_DATA_3 0x03
|
|
#define UMA_FIELD_DATA_4 0x04
|
|
|
|
/* UMA code for transaction */
|
|
#define UMA_CODE_CMD_ONLY (UMA_FLD_EXEC | UMA_FLD_SHD_SL)
|
|
#define UMA_CODE_CMD_ADR (UMA_FLD_EXEC | UMA_FLD_ADDR | \
|
|
UMA_FLD_SHD_SL)
|
|
#define UMA_CODE_CMD_RD_BYTE(n) (UMA_FLD_EXEC | UMA_FIELD_DATA_##n | \
|
|
UMA_FLD_SHD_SL)
|
|
#define UMA_CODE_RD_BYTE(n) (UMA_FLD_EXEC | UMA_FLD_NO_CMD | \
|
|
UMA_FIELD_DATA_##n | UMA_FLD_SHD_SL)
|
|
#define UMA_CODE_CMD_WR_ONLY (UMA_FLD_EXEC | UMA_FLD_WRITE | \
|
|
UMA_FLD_SHD_SL)
|
|
#define UMA_CODE_CMD_WR_BYTE(n) (UMA_FLD_EXEC | UMA_FLD_WRITE | \
|
|
UMA_FIELD_DATA_##n | UMA_FLD_SHD_SL)
|
|
#define UMA_CODE_CMD_WR_ADR (UMA_FLD_EXEC | UMA_FLD_WRITE | UMA_FLD_ADDR | \
|
|
UMA_FLD_SHD_SL)
|
|
|
|
#define UMA_CODE_CMD_ADR_WR_BYTE(n) (UMA_FLD_EXEC | UMA_FLD_WRITE | \
|
|
UMA_FLD_ADDR | UMA_FIELD_DATA_##n | \
|
|
UMA_FLD_SHD_SL)
|
|
|
|
/* Platform Environment Control Interface (PECI) device registers */
|
|
struct peci_reg {
|
|
/* 0x000: PECI Control Status */
|
|
volatile uint8_t PECI_CTL_STS;
|
|
/* 0x001: PECI Read Length */
|
|
volatile uint8_t PECI_RD_LENGTH;
|
|
/* 0x002: PECI Address */
|
|
volatile uint8_t PECI_ADDR;
|
|
/* 0x003: PECI Command */
|
|
volatile uint8_t PECI_CMD;
|
|
/* 0x004: PECI Control 2 */
|
|
volatile uint8_t PECI_CTL2;
|
|
/* 0x005: PECI Index */
|
|
volatile uint8_t PECI_INDEX;
|
|
/* 0x006: PECI Index Data */
|
|
volatile uint8_t PECI_IDATA;
|
|
/* 0x007: PECI Write Length */
|
|
volatile uint8_t PECI_WR_LENGTH;
|
|
volatile uint8_t reserved1[3];
|
|
/* 0x00B: PECI Write FCS */
|
|
volatile uint8_t PECI_WR_FCS;
|
|
/* 0x00C: PECI Read FCS */
|
|
volatile uint8_t PECI_RD_FCS;
|
|
/* 0x00D: PECI Assured Write FCS */
|
|
volatile uint8_t PECI_AW_FCS;
|
|
volatile uint8_t reserved2;
|
|
/* 0x00F: PECI Transfer Rate */
|
|
volatile uint8_t PECI_RATE;
|
|
/* 0x010 - 0x04F: PECI Data In/Out */
|
|
union {
|
|
volatile uint8_t PECI_DATA_IN[64];
|
|
volatile uint8_t PECI_DATA_OUT[64];
|
|
};
|
|
};
|
|
|
|
/* PECI register fields */
|
|
#define NPCX_PECI_CTL_STS_START_BUSY 0
|
|
#define NPCX_PECI_CTL_STS_DONE 1
|
|
#define NPCX_PECI_CTL_STS_CRC_ERR 3
|
|
#define NPCX_PECI_CTL_STS_ABRT_ERR 4
|
|
#define NPCX_PECI_CTL_STS_AWFCS_EB 5
|
|
#define NPCX_PECI_CTL_STS_DONE_EN 6
|
|
#define NPCX_PECI_RATE_MAX_BIT_RATE FIELD(0, 5)
|
|
#define NPCX_PECI_RATE_MAX_BIT_RATE_MASK 0x1F
|
|
/* The minimal valid value of NPCX_PECI_RATE_MAX_BIT_RATE field */
|
|
#define PECI_MAX_BIT_RATE_VALID_MIN 0x05
|
|
#define PECI_HIGH_SPEED_MIN_VAL 0x07
|
|
|
|
#define NPCX_PECI_RATE_EHSP 6
|
|
|
|
/* KBS (Keyboard Scan) device registers */
|
|
struct kbs_reg {
|
|
volatile uint8_t reserved1[4];
|
|
/* 0x004: Keyboard Scan In */
|
|
volatile uint8_t KBSIN;
|
|
/* 0x005: Keyboard Scan In Pull-Up Enable */
|
|
volatile uint8_t KBSINPU;
|
|
/* 0x006: Keyboard Scan Out 0 */
|
|
volatile uint16_t KBSOUT0;
|
|
/* 0x008: Keyboard Scan Out 1 */
|
|
volatile uint16_t KBSOUT1;
|
|
/* 0x00A: Keyboard Scan Buffer Index */
|
|
volatile uint8_t KBS_BUF_INDX;
|
|
/* 0x00B: Keyboard Scan Buffer Data */
|
|
volatile uint8_t KBS_BUF_DATA;
|
|
/* 0x00C: Keyboard Scan Event */
|
|
volatile uint8_t KBSEVT;
|
|
/* 0x00D: Keyboard Scan Control */
|
|
volatile uint8_t KBSCTL;
|
|
/* 0x00E: Keyboard Scan Configuration Index */
|
|
volatile uint8_t KBS_CFG_INDX;
|
|
/* 0x00F: Keyboard Scan Configuration Data */
|
|
volatile uint8_t KBS_CFG_DATA;
|
|
};
|
|
|
|
/* KBS register fields */
|
|
#define NPCX_KBSBUFINDX 0
|
|
#define NPCX_KBSEVT_KBSDONE 0
|
|
#define NPCX_KBSEVT_KBSERR 1
|
|
#define NPCX_KBSCTL_START 0
|
|
#define NPCX_KBSCTL_KBSMODE 1
|
|
#define NPCX_KBSCTL_KBSIEN 2
|
|
#define NPCX_KBSCTL_KBSINC 3
|
|
#define NPCX_KBSCTL_KBHDRV_FIELD FIELD(6, 2)
|
|
#define NPCX_KBSCFGINDX 0
|
|
/* Index of 'Automatic Scan' configuration register */
|
|
#define KBS_CFG_INDX_DLY1 0 /* Keyboard Scan Delay T1 Byte */
|
|
#define KBS_CFG_INDX_DLY2 1 /* Keyboard Scan Delay T2 Byte */
|
|
#define KBS_CFG_INDX_RTYTO 2 /* Keyboard Scan Retry Timeout */
|
|
#define KBS_CFG_INDX_CNUM 3 /* Keyboard Scan Columns Number */
|
|
#define KBS_CFG_INDX_CDIV 4 /* Keyboard Scan Clock Divisor */
|
|
|
|
/* SHI (Serial Host Interface) registers */
|
|
struct shi_reg {
|
|
volatile uint8_t reserved1;
|
|
/* 0x001: SHI Configuration 1 */
|
|
volatile uint8_t SHICFG1;
|
|
/* 0x002: SHI Configuration 2 */
|
|
volatile uint8_t SHICFG2;
|
|
volatile uint8_t reserved2[2];
|
|
/* 0x005: Event Enable */
|
|
volatile uint8_t EVENABLE;
|
|
/* 0x006: Event Status */
|
|
volatile uint8_t EVSTAT;
|
|
/* 0x007: SHI Capabilities */
|
|
volatile uint8_t CAPABILITY;
|
|
/* 0x008: Status */
|
|
volatile uint8_t STATUS;
|
|
volatile uint8_t reserved3;
|
|
/* 0x00A: Input Buffer Status */
|
|
volatile uint8_t IBUFSTAT;
|
|
/* 0x00B: Output Buffer Status */
|
|
volatile uint8_t OBUFSTAT;
|
|
/* 0x00C: SHI Configuration 3 */
|
|
volatile uint8_t SHICFG3;
|
|
/* 0x00D: SHI Configuration 4 */
|
|
volatile uint8_t SHICFG4;
|
|
/* 0x00E: SHI Configuration 5 */
|
|
volatile uint8_t SHICFG5;
|
|
/* 0x00F: Event Status 2 */
|
|
volatile uint8_t EVSTAT2;
|
|
/* 0x010: Event Enable 2 */
|
|
volatile uint8_t EVENABLE2;
|
|
/* 0x011: SHI Configuration 6 - only in chips which support enhanced buffer mode */
|
|
volatile uint8_t SHICFG6;
|
|
/* 0x012: Single Byte Output Buffer - only in chips which support enhanced buffer mode */
|
|
volatile uint8_t SBOBUF;
|
|
volatile uint8_t reserved4[13];
|
|
/* 0x20~0x9F: Output Buffer */
|
|
volatile uint8_t OBUF[128];
|
|
/* 0xA0~0x11F: Input Buffer */
|
|
volatile uint8_t IBUF[128];
|
|
};
|
|
|
|
/* SHI register fields */
|
|
#define NPCX_SHICFG1_EN 0
|
|
#define NPCX_SHICFG1_MODE 1
|
|
#define NPCX_SHICFG1_WEN 2
|
|
#define NPCX_SHICFG1_AUTIBF 3
|
|
#define NPCX_SHICFG1_AUTOBE 4
|
|
#define NPCX_SHICFG1_DAS 5
|
|
#define NPCX_SHICFG1_CPOL 6
|
|
#define NPCX_SHICFG1_IWRAP 7
|
|
#define NPCX_SHICFG2_SIMUL 0
|
|
#define NPCX_SHICFG2_BUSY 1
|
|
#define NPCX_SHICFG2_ONESHOT 2
|
|
#define NPCX_SHICFG2_SLWU 3
|
|
#define NPCX_SHICFG2_REEN 4
|
|
#define NPCX_SHICFG2_RESTART 5
|
|
#define NPCX_SHICFG2_REEVEN 6
|
|
#define NPCX_EVENABLE_OBEEN 0
|
|
#define NPCX_EVENABLE_OBHEEN 1
|
|
#define NPCX_EVENABLE_IBFEN 2
|
|
#define NPCX_EVENABLE_IBHFEN 3
|
|
#define NPCX_EVENABLE_EOREN 4
|
|
#define NPCX_EVENABLE_EOWEN 5
|
|
#define NPCX_EVENABLE_STSREN 6
|
|
#define NPCX_EVENABLE_IBOREN 7
|
|
#define NPCX_EVSTAT_OBE 0
|
|
#define NPCX_EVSTAT_OBHE 1
|
|
#define NPCX_EVSTAT_IBF 2
|
|
#define NPCX_EVSTAT_IBHF 3
|
|
#define NPCX_EVSTAT_EOR 4
|
|
#define NPCX_EVSTAT_EOW 5
|
|
#define NPCX_EVSTAT_STSR 6
|
|
#define NPCX_EVSTAT_IBOR 7
|
|
#define NPCX_STATUS_OBES 6
|
|
#define NPCX_STATUS_IBFS 7
|
|
#define NPCX_SHICFG3_OBUFLVLDIS 7
|
|
#define NPCX_SHICFG4_IBUFLVLDIS 7
|
|
#define NPCX_SHICFG5_IBUFLVL2 FIELD(0, 6)
|
|
#define NPCX_SHICFG5_IBUFLVL2DIS 7
|
|
#define NPCX_EVSTAT2_IBHF2 0
|
|
#define NPCX_EVSTAT2_CSNRE 1
|
|
#define NPCX_EVSTAT2_CSNFE 2
|
|
#define NPCX_EVENABLE2_IBHF2EN 0
|
|
#define NPCX_EVENABLE2_CSNREEN 1
|
|
#define NPCX_EVENABLE2_CSNFEEN 2
|
|
#define NPCX_SHICFG6_EBUFMD 0
|
|
#define NPCX_SHICFG6_OBUF_SL 1
|
|
|
|
#define IBF_IBHF_EN_MASK (BIT(NPCX_EVENABLE_IBFEN) | BIT(NPCX_EVENABLE_IBHFEN))
|
|
|
|
/* SPIP (SPI Peripheral Interface) registers */
|
|
struct spip_reg {
|
|
/* 0x000: SPIP Data In/Out */
|
|
volatile uint16_t SPIP_DATA;
|
|
/* 0x002: SPIP Control 1 */
|
|
volatile uint16_t SPIP_CTL1;
|
|
/* 0x004: SPIP Status */
|
|
volatile uint8_t SPIP_STAT;
|
|
volatile uint8_t reserved1;
|
|
};
|
|
|
|
#define NPCX_SPIP_CTL1_SPIEN 0
|
|
#define NPCX_SPIP_CTL1_MOD 2
|
|
#define NPCX_SPIP_CTL1_EIR 5
|
|
#define NPCX_SPIP_CTL1_EIW 6
|
|
#define NPCX_SPIP_CTL1_SCM 7
|
|
#define NPCX_SPIP_CTL1_SCIDL 8
|
|
#define NPCX_SPIP_CTL1_SCDV FIELD(9, 7)
|
|
#define NPCX_SPIP_STAT_BSY 0
|
|
#define NPCX_SPIP_STAT_RBF 1
|
|
|
|
#endif /* _NUVOTON_NPCX_REG_DEF_H */
|