/* * Copyright (c) 2016 Piotr Mienkowski * SPDX-License-Identifier: Apache-2.0 */ /** @file * @brief Atmel SAM MCU family Ethernet MAC (GMAC) driver. */ #ifndef _ETH_SAM_GMAC_PRIV_H_ #define _ETH_SAM_GMAC_PRIV_H_ #include #define GMAC_MTU 1500 #define GMAC_FRAME_SIZE_MAX (GMAC_MTU + 18) /** Memory alignment of the RX/TX Buffer Descriptor List */ #define GMAC_DESC_ALIGNMENT 4 /** Total number of queues supported by GMAC hardware module */ #define GMAC_QUEUE_NO 3 /** RX descriptors count for main queue */ #define MAIN_QUEUE_RX_DESC_COUNT CONFIG_ETH_SAM_GMAC_BUF_RX_COUNT /** TX descriptors count for main queue */ #define MAIN_QUEUE_TX_DESC_COUNT (CONFIG_NET_BUF_TX_COUNT + 1) /** RX/TX descriptors count for priority queues */ #define PRIORITY_QUEUE_DESC_COUNT 1 /* FIXME change to * #if __DCACHE_PRESENT == 1 * when cache support is added */ #if 0 #define DCACHE_INVALIDATE(addr, size) \ SCB_InvalidateDCache_by_Addr((u32_t *)addr, size) #define DCACHE_CLEAN(addr, size) \ SCB_CleanDCache_by_Addr((u32_t *)addr, size) #else #define DCACHE_INVALIDATE(addr, size) { ; } #define DCACHE_CLEAN(addr, size) { ; } #endif /* * Receive buffer descriptor bit field definitions */ /** Buffer ownership, needs to be 0 for the GMAC to write data to the buffer */ #define GMAC_RXW0_OWNERSHIP (0x1u << 0) /** Last descriptor in the receive buffer descriptor list */ #define GMAC_RXW0_WRAP (0x1u << 1) /** Address of beginning of buffer */ #define GMAC_RXW0_ADDR (0x3FFFFFFFu << 2) /** Receive frame length including FCS */ #define GMAC_RXW1_LEN (0x1FFFu << 0) /** FCS status */ #define GMAC_RXW1_FCS_STATUS (0x1u << 13) /** Start of frame */ #define GMAC_RXW1_SOF (0x1u << 14) /** End of frame */ #define GMAC_RXW1_EOF (0x1u << 15) /** Canonical Format Indicator */ #define GMAC_RXW1_CFI (0x1u << 16) /** VLAN priority (if VLAN detected) */ #define GMAC_RXW1_VLANPRIORITY (0x7u << 17) /** Priority tag detected */ #define GMAC_RXW1_PRIORITYDETECTED (0x1u << 20) /** VLAN tag detected */ #define GMAC_RXW1_VLANDETECTED (0x1u << 21) /** Type ID match */ #define GMAC_RXW1_TYPEIDMATCH (0x3u << 22) /** Type ID register match found */ #define GMAC_RXW1_TYPEIDFOUND (0x1u << 24) /** Specific Address Register match */ #define GMAC_RXW1_ADDRMATCH (0x3u << 25) /** Specific Address Register match found */ #define GMAC_RXW1_ADDRFOUND (0x1u << 27) /** Unicast hash match */ #define GMAC_RXW1_UNIHASHMATCH (0x1u << 29) /** Multicast hash match */ #define GMAC_RXW1_MULTIHASHMATCH (0x1u << 30) /** Global all ones broadcast address detected */ #define GMAC_RXW1_BROADCASTDETECTED (0x1u << 31) /* * Transmit buffer descriptor bit field definitions */ /** Transmit buffer length */ #define GMAC_TXW1_LEN (0x3FFFu << 0) /** Last buffer in the current frame */ #define GMAC_TXW1_LASTBUFFER (0x1u << 15) /** No CRC */ #define GMAC_TXW1_NOCRC (0x1u << 16) /** Transmit IP/TCP/UDP checksum generation offload errors */ #define GMAC_TXW1_CHKSUMERR (0x7u << 20) /** Late collision, transmit error detected */ #define GMAC_TXW1_LATECOLERR (0x1u << 26) /** Transmit frame corruption due to AHB error */ #define GMAC_TXW1_TRANSERR (0x1u << 27) /** Retry limit exceeded, transmit error detected */ #define GMAC_TXW1_RETRYEXC (0x1u << 29) /** Last descriptor in Transmit Descriptor list */ #define GMAC_TXW1_WRAP (0x1u << 30) /** Buffer used, must be 0 for the GMAC to read data to the transmit buffer */ #define GMAC_TXW1_USED (0x1u << 31) /* * Interrupt Status/Enable/Disable/Mask register bit field definitions */ #define GMAC_INT_RX_ERR_BITS \ (GMAC_IER_RXUBR | GMAC_IER_ROVR) #define GMAC_INT_TX_ERR_BITS \ (GMAC_IER_TUR | GMAC_IER_RLEX | GMAC_IER_TFC) #define GMAC_INT_EN_FLAGS \ (GMAC_IER_RCOMP | GMAC_INT_RX_ERR_BITS | \ GMAC_IER_TCOMP | GMAC_INT_TX_ERR_BITS | GMAC_IER_HRESP) /** List of GMAC queues */ enum queue_idx { GMAC_QUE_0, /** Main queue */ GMAC_QUE_1, /** Priority queue 1 */ GMAC_QUE_2, /** Priority queue 2 */ }; /** Minimal ring buffer implementation */ struct ring_buf { u32_t *buf; u16_t len; u16_t head; u16_t tail; }; /** Receive/transmit buffer descriptor */ struct gmac_desc { u32_t w0; u32_t w1; }; /** Ring list of receive/transmit buffer descriptors */ struct gmac_desc_list { struct gmac_desc *buf; u16_t len; u16_t head; u16_t tail; }; /** GMAC Queue data */ struct gmac_queue { struct gmac_desc_list rx_desc_list; struct gmac_desc_list tx_desc_list; struct k_sem tx_desc_sem; struct ring_buf rx_frag_list; struct ring_buf tx_frames; /** Number of RX frames dropped by the driver */ volatile u32_t err_rx_frames_dropped; /** Number of times receive queue was flushed */ volatile u32_t err_rx_flushed_count; /** Number of times transmit queue was flushed */ volatile u32_t err_tx_flushed_count; enum queue_idx que_idx; }; /* Device constant configuration parameters */ struct eth_sam_dev_cfg { Gmac *regs; u32_t periph_id; const struct soc_gpio_pin *pin_list; u32_t pin_list_size; void (*config_func)(void); struct phy_sam_gmac_dev phy; }; /* Device run time data */ struct eth_sam_dev_data { struct net_if *iface; u8_t mac_addr[6]; struct gmac_queue queue_list[GMAC_QUEUE_NO]; }; #define DEV_CFG(dev) \ ((const struct eth_sam_dev_cfg *const)(dev)->config->config_info) #define DEV_DATA(dev) \ ((struct eth_sam_dev_data *const)(dev)->driver_data) #endif /* _ETH_SAM_GMAC_PRIV_H_ */