driver: timer: npcx: add system kernel timer support.

This CL introduces a kernel device driver implemented by the internal
64/32-bit timers in Nuvoton NPCX series. Via these two kinds of timer,
the driver provides an standard "system clock driver" interface.

It includes:
 - A system timer based on an ITIM64 (Internal 64-bit timer) instance,
   clocked by APB2 which freq is CONFIG_SYS_CLOCK_HW_CYCLES_PER_SEC.
 - Its prescaler is set to 1 and provide the kernel cycles reading
   without handling overflow mechanism.
 - A event timer based on an ITIM32 (Internal 32-bit timer) instance,
   clocked by LCLK which frequency is 32KHz and still activated when ec
   entered "idle/deep idle" power state for better power consumption.
 - Its prescaler is set to 1 and provide timeout event mechansim.
 - Compensate system timer which clock is gating for better power
   consumption after ec left"idle/deep idle" power state.

This CL passed starve, timer_api, and timer_monotonic test suites.

Signed-off-by: Mulin Chao <mlchao@nuvoton.com>
This commit is contained in:
Mulin Chao 2020-12-03 21:57:20 -08:00 committed by Anas Nashif
commit e5caae8e0a
9 changed files with 368 additions and 1 deletions

View file

@ -7,7 +7,6 @@
CONFIG_SOC_NPCX7M6FB=y
CONFIG_SOC_SERIES_NPCX7=y
CONFIG_BOARD_NPCX7M6FB_EVB=y
CONFIG_CORTEX_M_SYSTICK=y
# Enable MPU
CONFIG_ARM_MPU=y

View file

@ -21,3 +21,4 @@ zephyr_sources_ifdef(CONFIG_XLNX_PSTTC_TIMER xlnx_psttc_timer.c)
zephyr_sources_ifdef(CONFIG_CC13X2_CC26X2_RTC_TIMER cc13x2_cc26x2_rtc_timer.c)
zephyr_sources_ifdef(CONFIG_CAVS_TIMER cavs_timer.c)
zephyr_sources_ifdef(CONFIG_LEON_GPTIMER leon_gptimer.c)
zephyr_sources_ifdef(CONFIG_NPCX_ITIM_TIMER npcx_itim_timer.c)

View file

@ -298,6 +298,16 @@ config LEON_GPTIMER
This module implements a kernel device driver for the GRLIB
GPTIMER which is common in LEON systems.
config NPCX_ITIM_TIMER
bool "Nuvoton NPCX series internal 64/32-bit timers"
default y
depends on SOC_FAMILY_NPCX
select TICKLESS_CAPABLE
help
This module implements a kernel device driver for the Nuvoton NPCX
series internal 64/32-bit timers and provides the standard "system
clock driver" interfaces.
config SYSTEM_CLOCK_DISABLE
bool "API to disable system clock"
help

View file

@ -0,0 +1,272 @@
/*
* Copyright (c) 2021 Nuvoton Technology Corporation.
*
* SPDX-License-Identifier: Apache-2.0
*/
#define DT_DRV_COMPAT nuvoton_npcx_itim_timer
/**
* @file
* @brief Nuvoton NPCX kernel device driver for "system clock driver" interface
*
* This file contains a kernel device driver implemented by the internal
* 64/32-bit timers in Nuvoton NPCX series. Via these two kinds of timers, the
* driver provides an standard "system clock driver" interface.
*
* It includes:
* - A system timer based on an ITIM64 (Internal 64-bit timer) instance, clocked
* by APB2 which freq is the same as CONFIG_SYS_CLOCK_HW_CYCLES_PER_SEC.
* - Provide a 64-bit cycles reading and ticks computation based on it.
* - Its prescaler is set to 1 and provide the kernel cycles reading without
* handling overflow mechanism.
* - After ec entered "sleep/deep sleep" power state which is used for better
* power consumption, then its clock will stop.
*
* - A event timer based on an ITIM32 (Internal 32-bit timer) instance, clocked
* by LFCLK which frequency is 32KHz and still activated when ec entered
* "sleep/deep sleep" power state.
* - Provide a system clock timeout notification. In its ISR, the driver informs
* the kernel that the specified number of ticks have elapsed.
* - Its prescaler is set to 1 and the formula between event timer's cycles and
* ticks is 'cycles = (ticks * 32768) / CONFIG_SYS_CLOCK_TICKS_PER_SEC'
* - Compensate reading of ITIM64 which clock is gating after ec entered
* "sleep/deep sleep" power state if CONFIG_PM is enabled.
*/
#include <drivers/clock_control.h>
#include <drivers/timer/system_timer.h>
#include <sys_clock.h>
#include <spinlock.h>
#include <soc.h>
#include <logging/log.h>
LOG_MODULE_REGISTER(itim, LOG_LEVEL_ERR);
#define NPCX_ITIM32_MAX_CNT 0xffffffff
#define NPCX_ITIM64_MAX_HALF_CNT 0xffffffff
#define EVT_CYCLES_PER_SEC LFCLK /* 32768 Hz */
#define SYS_CYCLES_PER_TICK (sys_clock_hw_cycles_per_sec() \
/ CONFIG_SYS_CLOCK_TICKS_PER_SEC)
#define EVT_CYCLES_FROM_TICKS(ticks) \
ceiling_fraction(ticks * EVT_CYCLES_PER_SEC, \
CONFIG_SYS_CLOCK_TICKS_PER_SEC)
#define NPCX_ITIM_CLK_SEL_DELAY 92 /* Delay for clock selection (Unit:us) */
/* Instance of system and event timers */
static struct itim64_reg *const sys_tmr = (struct itim64_reg *)
DT_INST_REG_ADDR_BY_NAME(0, sys_itim);
static struct itim32_reg *const evt_tmr = (struct itim32_reg *)
DT_INST_REG_ADDR_BY_NAME(0, evt_itim);
static const struct npcx_clk_cfg itim_clk_cfg[] = NPCX_DT_CLK_CFG_ITEMS_LIST(0);
static struct k_spinlock lock;
/* Announced cycles in system timer before executing z_clock_announce() */
static uint64_t cyc_sys_announced;
/* Current target cycles of time-out signal in event timer */
static uint32_t cyc_evt_timeout;
/* ITIM local inline functions */
static inline uint64_t npcx_itim_get_sys_cyc64(void)
{
uint32_t cnt64h, cnt64h_check, cnt64l;
/* Read 64-bit counter value from two 32-bit registers */
do {
cnt64h_check = sys_tmr->ITCNT64H;
cnt64l = sys_tmr->ITCNT64L;
cnt64h = sys_tmr->ITCNT64H;
} while (cnt64h != cnt64h_check);
cnt64h = NPCX_ITIM64_MAX_HALF_CNT - cnt64h;
cnt64l = NPCX_ITIM64_MAX_HALF_CNT - cnt64l + 1;
/* Return current value of 64-bit counter value of system timer */
return (((uint64_t)cnt64h) << 32) | cnt64l;
}
static inline void npcx_itim_evt_enable(void)
{
/* Enable event timer and wait for it to take effect */
evt_tmr->ITCTS32 |= BIT(NPCX_ITCTSXX_ITEN);
/*
* Usually, it need one clock (30.5 us) to take effect since
* asynchronization between core and itim32's source clock (LFCLK).
*/
while (!IS_BIT_SET(evt_tmr->ITCTS32, NPCX_ITCTSXX_ITEN)) {
continue;
}
}
static inline void npcx_itim_evt_disable(void)
{
/* Disable event timer and no need to wait for it to take effect */
evt_tmr->ITCTS32 &= ~BIT(NPCX_ITCTSXX_ITEN);
}
/* ITIM local functions */
static void npcx_itim_start_evt_tmr_by_tick(int32_t ticks)
{
/*
* Get desired cycles of event timer from the requested ticks which
* round up to next tick boundary.
*/
if (ticks <= 0) {
ticks = 1;
}
if (ticks == K_TICKS_FOREVER) {
cyc_evt_timeout = NPCX_ITIM32_MAX_CNT;
} else {
cyc_evt_timeout = MIN(EVT_CYCLES_FROM_TICKS(ticks),
NPCX_ITIM32_MAX_CNT);
}
LOG_DBG("ticks %x, cyc_evt_timeout %x", ticks, cyc_evt_timeout);
/* Disable event timer if needed before configuring counter */
if (IS_BIT_SET(evt_tmr->ITCTS32, NPCX_ITCTSXX_ITEN)) {
npcx_itim_evt_disable();
}
/* Upload counter of event timer */
evt_tmr->ITCNT32 = MAX(cyc_evt_timeout - 1, 1);
/* Enable event timer and start ticking */
npcx_itim_evt_enable();
}
static void npcx_itim_evt_isr(const struct device *dev)
{
ARG_UNUSED(dev);
/* Disable ITIM event module first */
npcx_itim_evt_disable();
/* Clear timeout status for event */
evt_tmr->ITCTS32 |= BIT(NPCX_ITCTSXX_TO_STS);
if (IS_ENABLED(CONFIG_TICKLESS_KERNEL)) {
k_spinlock_key_t key = k_spin_lock(&lock);
uint32_t delta_ticks = (uint32_t)((npcx_itim_get_sys_cyc64() -
cyc_sys_announced) / SYS_CYCLES_PER_TICK);
/* Store announced cycles of system timer */
cyc_sys_announced = npcx_itim_get_sys_cyc64();
k_spin_unlock(&lock, key);
/* Informs kernel that specified number of ticks have elapsed */
z_clock_announce(delta_ticks);
} else {
/* Enable event timer for ticking and wait to it take effect */
npcx_itim_evt_enable();
/* Informs kernel that one tick has elapsed */
z_clock_announce(1);
}
}
/* System timer api functions */
void z_clock_set_timeout(int32_t ticks, bool idle)
{
ARG_UNUSED(idle);
if (!IS_ENABLED(CONFIG_TICKLESS_KERNEL)) {
/* Only for tickless kernel system */
return;
}
LOG_DBG("timeout is %d", ticks);
/* Start a event timer in ticks */
npcx_itim_start_evt_tmr_by_tick(ticks);
}
uint32_t z_clock_elapsed(void)
{
if (!IS_ENABLED(CONFIG_TICKLESS_KERNEL)) {
/* Always return 0 for tickful kernel system */
return 0;
}
k_spinlock_key_t key = k_spin_lock(&lock);
uint64_t current = npcx_itim_get_sys_cyc64();
k_spin_unlock(&lock, key);
/* Return how many ticks elapsed since last z_clock_announce() call */
return (uint32_t)((current - cyc_sys_announced) / SYS_CYCLES_PER_TICK);
}
uint32_t z_timer_cycle_get_32(void)
{
k_spinlock_key_t key = k_spin_lock(&lock);
uint64_t current = npcx_itim_get_sys_cyc64();
k_spin_unlock(&lock, key);
/* Return how many cycles since system kernel timer start counting */
return (uint32_t)(current);
}
int z_clock_driver_init(const struct device *device)
{
ARG_UNUSED(device);
int ret;
const struct device *const clk_dev =
device_get_binding(NPCX_CLK_CTRL_NAME);
/* Turn on all itim module clocks used for counting */
for (int i = 0; i < ARRAY_SIZE(itim_clk_cfg); i++) {
ret = clock_control_on(clk_dev, (clock_control_subsys_t *)
&itim_clk_cfg[i]);
if (ret < 0) {
LOG_ERR("Turn on timer %d clock failed.", i);
return ret;
}
}
/*
* Step 1. Use a ITIM64 timer as system kernel timer for counting.
* Configure 64-bit timer counter and its prescaler to 1 first.
*/
sys_tmr->ITPRE64 = 0;
sys_tmr->ITCNT64L = NPCX_ITIM64_MAX_HALF_CNT;
sys_tmr->ITCNT64H = NPCX_ITIM64_MAX_HALF_CNT;
/*
* Select APB2 clock which freq is CONFIG_SYS_CLOCK_HW_CYCLES_PER_SEC,
* and clear timeout status bit before enabling the whole module.
*/
sys_tmr->ITCTS64 = BIT(NPCX_ITCTSXX_TO_STS);
/* Enable 64-bit timer and start ticking */
sys_tmr->ITCTS64 |= BIT(NPCX_ITCTSXX_ITEN);
/*
* Step 2. Use a ITIM32 timer for event handling (ex. timeout event).
* Configure 32-bit timer's prescaler to 1 first.
*/
evt_tmr->ITPRE32 = 0;
/*
* Select low frequency clock source (The freq is 32kHz), enable its
* interrupt/wake-up sources, and clear timeout status bit before
* enabling it.
*/
evt_tmr->ITCTS32 = BIT(NPCX_ITCTSXX_CKSEL) | BIT(NPCX_ITCTSXX_TO_WUE)
| BIT(NPCX_ITCTSXX_TO_IE) | BIT(NPCX_ITCTSXX_TO_STS);
/* A delay for ITIM source clock selection */
k_busy_wait(NPCX_ITIM_CLK_SEL_DELAY);
/* Configure event timer's ISR */
IRQ_CONNECT(DT_INST_IRQN(0), DT_INST_IRQ(0, priority),
npcx_itim_evt_isr, NULL, 0);
/* Enable event timer interrupt */
irq_enable(DT_INST_IRQN(0));
if (!IS_ENABLED(CONFIG_TICKLESS_KERNEL)) {
/* Start a event timer in one tick */
npcx_itim_start_evt_tmr_by_tick(1);
}
return 0;
}

View file

@ -97,6 +97,17 @@
soc {
compatible = "syscon";
itims: timer@400bc000 {
compatible = "nuvoton,npcx-itim-timer";
reg = <0x400bc000 0x2000
0x400be000 0x2000>;
reg-names = "evt_itim", "sys_itim";
clocks = <&pcc NPCX_CLOCK_BUS_LFCLK NPCX_PWDWN_CTL4 3
&pcc NPCX_CLOCK_BUS_APB2 NPCX_PWDWN_CTL7 5>;
interrupts = <46 0>; /* Event timer interrupt */
label = "ITIM";
};
pcc: clock-controller@4000d000 {
compatible = "nuvoton,npcx-pcc";
/* Cells for bus type, clock control reg and bit */

View file

@ -0,0 +1,18 @@
# Copyright (c) 2021 Nuvoton Technology Corporation.
# SPDX-License-Identifier: Apache-2.0
description: Nuvoton, NPCX Internal Timer (ITIM) node
compatible: "nuvoton,npcx-itim-timer"
include: base.yaml
properties:
reg:
required: true
interrupts:
required: true
label:
required: true

View file

@ -1134,4 +1134,43 @@ struct smb_fifo_reg {
#define NPCX_SMBRXF_CTL_RX_THR FIELD(0, 6)
#define NPCX_SMBRXF_CTL_LAST 7
/*
* Internal 32-bit Timer (ITIM32) device registers
*/
struct itim32_reg {
volatile uint8_t reserved1;
/* 0x001: Internal 32-bit Timer Prescaler */
volatile uint8_t ITPRE32;
volatile uint8_t reserved2[2];
/* 0x004: Internal 32-bit Timer Control and Status */
volatile uint8_t ITCTS32;
volatile uint8_t reserved3[3];
/* 0x008: Internal 32-Bit Timer Counter */
volatile uint32_t ITCNT32;
};
/*
* Internal 64-bit Timer (ITIM54) device registers
*/
struct itim64_reg {
volatile uint8_t reserved1;
/* 0x001: Internal 64-bit Timer Prescaler */
volatile uint8_t ITPRE64;
volatile uint8_t reserved2[2];
/* 0x004: Internal 64-bit Timer Control and Status */
volatile uint8_t ITCTS64;
volatile uint8_t reserved3[3];
/* 0x008: Internal 32-Bit Timer Counter */
volatile uint32_t ITCNT64L;
/* 0x00C: Internal 32-Bit Timer Counter */
volatile uint32_t ITCNT64H;
};
/* ITIM register fields */
#define NPCX_ITCTSXX_TO_STS 0
#define NPCX_ITCTSXX_TO_IE 2
#define NPCX_ITCTSXX_TO_WUE 3
#define NPCX_ITCTSXX_CKSEL 4
#define NPCX_ITCTSXX_ITEN 7
#endif /* _NUVOTON_NPCX_REG_DEF_H */

View file

@ -11,6 +11,11 @@ config SOC_SERIES
config NUM_IRQS
default 64
config CORTEX_M_SYSTICK
default !NPCX_ITIM_TIMER
help
Disable Cortex-M system tick if NPCX_ITIM_TIMER is enabled.
config CLOCK_CONTROL_NPCX
default y
depends on CLOCK_CONTROL

View file

@ -137,3 +137,15 @@ NPCX_REG_OFFSET_CHECK(smb_fifo_reg, SMBT_OUT, 0x00f);
NPCX_REG_OFFSET_CHECK(smb_fifo_reg, SMBCST2, 0x018);
NPCX_REG_OFFSET_CHECK(smb_fifo_reg, SMBTXF_STS, 0x01a);
NPCX_REG_OFFSET_CHECK(smb_fifo_reg, SMBRXF_CTL, 0x01e);
/* ITIM register structure check */
NPCX_REG_SIZE_CHECK(itim32_reg, 0x00c);
NPCX_REG_OFFSET_CHECK(itim32_reg, ITPRE32, 0x001);
NPCX_REG_OFFSET_CHECK(itim32_reg, ITCTS32, 0x004);
NPCX_REG_OFFSET_CHECK(itim32_reg, ITCNT32, 0x008);
NPCX_REG_SIZE_CHECK(itim64_reg, 0x010);
NPCX_REG_OFFSET_CHECK(itim64_reg, ITPRE64, 0x001);
NPCX_REG_OFFSET_CHECK(itim64_reg, ITCTS64, 0x004);
NPCX_REG_OFFSET_CHECK(itim64_reg, ITCNT64L, 0x008);
NPCX_REG_OFFSET_CHECK(itim64_reg, ITCNT64H, 0x00c);