soc: arm: nxp_imx: rt: refactor flexspi boot config
* Move definition of flexspi_nor_config_t into soc/ dir so it can be shared by all i.MX RT based boards. * Use Kconfig symbol CONFIG_NXP_IMX_RT_BOOT_HEADER instead of HAL define (which is set based on the Kconfig symbol) * Rename board files to flexspi_nor_config.c since they are already namespaced by the board dir. Signed-off-by: Kumar Gala <kumar.gala@linaro.org>
This commit is contained in:
parent
094a8ac132
commit
40fcb1ce9b
6 changed files with 99 additions and 306 deletions
|
@ -6,5 +6,5 @@
|
||||||
|
|
||||||
zephyr_library()
|
zephyr_library()
|
||||||
zephyr_library_sources(pinmux.c)
|
zephyr_library_sources(pinmux.c)
|
||||||
zephyr_sources_ifdef(CONFIG_BOOT_FLEXSPI_NOR mmswiftio_flexspi_nor_config.c)
|
zephyr_sources_ifdef(CONFIG_BOOT_FLEXSPI_NOR flexspi_nor_config.c)
|
||||||
zephyr_sources_ifdef(CONFIG_DEVICE_CONFIGURATION_DATA mmswiftio_sdram_ini_dcd.c)
|
zephyr_sources_ifdef(CONFIG_DEVICE_CONFIGURATION_DATA mmswiftio_sdram_ini_dcd.c)
|
||||||
|
|
|
@ -6,9 +6,9 @@
|
||||||
* SPDX-License-Identifier: Apache-2.0
|
* SPDX-License-Identifier: Apache-2.0
|
||||||
*/
|
*/
|
||||||
|
|
||||||
#include "mmswiftio_flexspi_nor_config.h"
|
#include <flexspi_nor_config.h>
|
||||||
|
|
||||||
#if defined(XIP_BOOT_HEADER_ENABLE) && (XIP_BOOT_HEADER_ENABLE == 1)
|
#ifdef CONFIG_NXP_IMX_RT_BOOT_HEADER
|
||||||
#if defined(__CC_ARM) || defined(__ARMCC_VERSION) || defined(__GNUC__)
|
#if defined(__CC_ARM) || defined(__ARMCC_VERSION) || defined(__GNUC__)
|
||||||
__attribute__((section(".boot_hdr.conf")))
|
__attribute__((section(".boot_hdr.conf")))
|
||||||
#elif defined(__ICCARM__)
|
#elif defined(__ICCARM__)
|
||||||
|
@ -40,4 +40,4 @@ const struct flexspi_nor_config_t Qspiflash_config = {
|
||||||
.blockSize = 256u * 1024u,
|
.blockSize = 256u * 1024u,
|
||||||
.isUniformBlockSize = false,
|
.isUniformBlockSize = false,
|
||||||
};
|
};
|
||||||
#endif /* XIP_BOOT_HEADER_ENABLE */
|
#endif /* CONFIG_NXP_IMX_RT_BOOT_HEADER */
|
|
@ -10,5 +10,5 @@ if(CONFIG_PINMUX)
|
||||||
zephyr_library_include_directories(${ZEPHYR_BASE}/drivers)
|
zephyr_library_include_directories(${ZEPHYR_BASE}/drivers)
|
||||||
endif()
|
endif()
|
||||||
|
|
||||||
zephyr_library_sources(teensy4_flexspi_nor_config.c)
|
zephyr_library_sources(flexspi_nor_config.c)
|
||||||
zephyr_library_sources_ifdef(CONFIG_DEVICE_CONFIGURATION_DATA teensy4_sdram_ini_dcd.c)
|
zephyr_library_sources_ifdef(CONFIG_DEVICE_CONFIGURATION_DATA teensy4_sdram_ini_dcd.c)
|
||||||
|
|
|
@ -7,9 +7,9 @@
|
||||||
* SPDX-License-Identifier: Apache-2.0
|
* SPDX-License-Identifier: Apache-2.0
|
||||||
*/
|
*/
|
||||||
|
|
||||||
#include "teensy4_flexspi_nor_config.h"
|
#include <flexspi_nor_config.h>
|
||||||
|
|
||||||
#if defined(XIP_BOOT_HEADER_ENABLE) && (XIP_BOOT_HEADER_ENABLE == 1)
|
#ifdef CONFIG_NXP_IMX_RT_BOOT_HEADER
|
||||||
#if defined(__CC_ARM) || defined(__ARMCC_VERSION) || defined(__GNUC__)
|
#if defined(__CC_ARM) || defined(__ARMCC_VERSION) || defined(__GNUC__)
|
||||||
__attribute__((section(".boot_hdr.conf")))
|
__attribute__((section(".boot_hdr.conf")))
|
||||||
#elif defined(__ICCARM__)
|
#elif defined(__ICCARM__)
|
||||||
|
@ -41,4 +41,4 @@ const struct flexspi_nor_config_t Qspiflash_config = {
|
||||||
.blockSize = 256u * 1024u,
|
.blockSize = 256u * 1024u,
|
||||||
.isUniformBlockSize = false,
|
.isUniformBlockSize = false,
|
||||||
};
|
};
|
||||||
#endif /* XIP_BOOT_HEADER_ENABLE */
|
#endif /* CONFIG_NXP_IMX_RT_BOOT_HEADER */
|
|
@ -1,241 +0,0 @@
|
||||||
/*
|
|
||||||
* Copyright (c) 2019, MADMACHINE LIMITED
|
|
||||||
* Copyright (c) 2021, Bernhard Kraemer
|
|
||||||
*
|
|
||||||
* refer to hal_nxp board file
|
|
||||||
*
|
|
||||||
* SPDX-License-Identifier: Apache-2.0
|
|
||||||
*/
|
|
||||||
|
|
||||||
#ifndef __TEENSY4_FLEXSPI_NOR_CONFIG__
|
|
||||||
#define __TEENSY4_FLEXSPI_NOR_CONFIG__
|
|
||||||
|
|
||||||
#include <zephyr/types.h>
|
|
||||||
#include "fsl_common.h"
|
|
||||||
|
|
||||||
#define FLEXSPI_CFG_BLK_TAG (0x42464346UL)
|
|
||||||
#define FLEXSPI_CFG_BLK_VERSION (0x56010400UL)
|
|
||||||
#define FLEXSPI_CFG_BLK_SIZE (512)
|
|
||||||
|
|
||||||
#define FLEXSPI_FEATURE_HAS_PARALLEL_MODE 1
|
|
||||||
|
|
||||||
#define CMD_INDEX_READ 0
|
|
||||||
#define CMD_INDEX_READSTATUS 1
|
|
||||||
#define CMD_INDEX_WRITEENABLE 2
|
|
||||||
#define CMD_INDEX_WRITE 4
|
|
||||||
|
|
||||||
#define CMD_LUT_SEQ_IDX_READ 0
|
|
||||||
#define CMD_LUT_SEQ_IDX_READSTATUS 1
|
|
||||||
#define CMD_LUT_SEQ_IDX_WRITEENABLE 3
|
|
||||||
#define CMD_LUT_SEQ_IDX_WRITE 9
|
|
||||||
|
|
||||||
#define CMD_SDR 0x01
|
|
||||||
#define CMD_DDR 0x21
|
|
||||||
#define RADDR_SDR 0x02
|
|
||||||
#define RADDR_DDR 0x22
|
|
||||||
#define CADDR_SDR 0x03
|
|
||||||
#define CADDR_DDR 0x23
|
|
||||||
#define MODE1_SDR 0x04
|
|
||||||
#define MODE1_DDR 0x24
|
|
||||||
#define MODE2_SDR 0x05
|
|
||||||
#define MODE2_DDR 0x25
|
|
||||||
#define MODE4_SDR 0x06
|
|
||||||
#define MODE4_DDR 0x26
|
|
||||||
#define MODE8_SDR 0x07
|
|
||||||
#define MODE8_DDR 0x27
|
|
||||||
#define WRITE_SDR 0x08
|
|
||||||
#define WRITE_DDR 0x28
|
|
||||||
#define READ_SDR 0x09
|
|
||||||
#define READ_DDR 0x29
|
|
||||||
#define LEARN_SDR 0x0A
|
|
||||||
#define LEARN_DDR 0x2A
|
|
||||||
#define DATSZ_SDR 0x0B
|
|
||||||
#define DATSZ_DDR 0x2B
|
|
||||||
#define DUMMY_SDR 0x0C
|
|
||||||
#define DUMMY_DDR 0x2C
|
|
||||||
#define DUMMY_RWDS_SDR 0x0D
|
|
||||||
#define DUMMY_RWDS_DDR 0x2D
|
|
||||||
#define JMP_ON_CS 0x1F
|
|
||||||
#define STOP 0
|
|
||||||
|
|
||||||
#define FLEXSPI_1PAD 0
|
|
||||||
#define FLEXSPI_2PAD 1
|
|
||||||
#define FLEXSPI_4PAD 2
|
|
||||||
#define FLEXSPI_8PAD 3
|
|
||||||
|
|
||||||
#define FLEXSPI_LUT_SEQ(cmd0, pad0, op0, cmd1, pad1, op1) \
|
|
||||||
(FLEXSPI_LUT_OPERAND0(op0) | FLEXSPI_LUT_NUM_PADS0(pad0) | \
|
|
||||||
FLEXSPI_LUT_OPCODE0(cmd0) | FLEXSPI_LUT_OPERAND1(op1) | \
|
|
||||||
FLEXSPI_LUT_NUM_PADS1(pad1) | FLEXSPI_LUT_OPCODE1(cmd1))
|
|
||||||
|
|
||||||
enum {
|
|
||||||
kFlexSpiSerialClk_30MHz = 1,
|
|
||||||
kFlexSpiSerialClk_50MHz = 2,
|
|
||||||
kFlexSpiSerialClk_60MHz = 3,
|
|
||||||
kFlexSpiSerialClk_75MHz = 4,
|
|
||||||
kFlexSpiSerialClk_80MHz = 5,
|
|
||||||
kFlexSpiSerialClk_100MHz = 6,
|
|
||||||
kFlexSpiSerialClk_133MHz = 7,
|
|
||||||
kFlexSpiSerialClk_166MHz = 8,
|
|
||||||
kFlexSpiSerialClk_200MHz = 9,
|
|
||||||
};
|
|
||||||
|
|
||||||
enum {
|
|
||||||
kFlexSpiClk_SDR,
|
|
||||||
kFlexSpiClk_DDR, };
|
|
||||||
|
|
||||||
enum {
|
|
||||||
kFlexSPIReadSampleClk_LoopbackInternally = 0,
|
|
||||||
kFlexSPIReadSampleClk_LoopbackFromDqsPad = 1,
|
|
||||||
kFlexSPIReadSampleClk_LoopbackFromSckPad = 2,
|
|
||||||
kFlexSPIReadSampleClk_ExternalInputFromDqsPad = 3,
|
|
||||||
};
|
|
||||||
|
|
||||||
|
|
||||||
enum { kFlexSpiMiscOffset_DiffClkEnable = 0,
|
|
||||||
kFlexSpiMiscOffset_Ck2Enable = 1,
|
|
||||||
kFlexSpiMiscOffset_ParallelEnable = 2,
|
|
||||||
kFlexSpiMiscOffset_WordAddressableEnable = 3,
|
|
||||||
kFlexSpiMiscOffset_SafeConfigFreqEnable = 4,
|
|
||||||
kFlexSpiMiscOffset_PadSettingOverrideEnable = 5,
|
|
||||||
kFlexSpiMiscOffset_DdrModeEnable = 6, };
|
|
||||||
|
|
||||||
|
|
||||||
enum { kFlexSpiDeviceType_SerialNOR = 1,
|
|
||||||
kFlexSpiDeviceType_SerialNAND = 2,
|
|
||||||
kFlexSpiDeviceType_SerialRAM = 3,
|
|
||||||
kFlexSpiDeviceType_MCP_NOR_NAND = 0x12,
|
|
||||||
kFlexSpiDeviceType_MCP_NOR_RAM = 0x13, };
|
|
||||||
|
|
||||||
|
|
||||||
enum { kSerialFlash_1Pad = 1,
|
|
||||||
kSerialFlash_2Pads = 2,
|
|
||||||
kSerialFlash_4Pads = 4,
|
|
||||||
kSerialFlash_8Pads = 8, };
|
|
||||||
|
|
||||||
|
|
||||||
struct flexspi_lut_seq_t {
|
|
||||||
uint8_t seqNum;
|
|
||||||
uint8_t seqId;
|
|
||||||
uint16_t reserved;
|
|
||||||
};
|
|
||||||
|
|
||||||
|
|
||||||
enum { kDeviceConfigCmdType_Generic,
|
|
||||||
kDeviceConfigCmdType_QuadEnable,
|
|
||||||
kDeviceConfigCmdType_Spi2Xpi,
|
|
||||||
kDeviceConfigCmdType_Xpi2Spi,
|
|
||||||
kDeviceConfigCmdType_Spi2NoCmd,
|
|
||||||
kDeviceConfigCmdType_Reset, };
|
|
||||||
|
|
||||||
|
|
||||||
struct flexspi_mem_config_t {
|
|
||||||
uint32_t tag;
|
|
||||||
uint32_t version;
|
|
||||||
uint32_t reserved0;
|
|
||||||
uint8_t readSampleClkSrc;
|
|
||||||
uint8_t csHoldTime;
|
|
||||||
uint8_t csSetupTime;
|
|
||||||
uint8_t columnAddressWidth;
|
|
||||||
|
|
||||||
uint8_t deviceModeCfgEnable;
|
|
||||||
uint8_t deviceModeType;
|
|
||||||
|
|
||||||
uint16_t waitTimeCfgCommands;
|
|
||||||
|
|
||||||
struct flexspi_lut_seq_t deviceModeSeq;
|
|
||||||
|
|
||||||
uint32_t deviceModeArg;
|
|
||||||
uint8_t configCmdEnable;
|
|
||||||
uint8_t configModeType[3];
|
|
||||||
struct flexspi_lut_seq_t configCmdSeqs[3];
|
|
||||||
uint32_t reserved1;
|
|
||||||
uint32_t configCmdArgs[3];
|
|
||||||
uint32_t reserved2;
|
|
||||||
uint32_t controllerMiscOption;
|
|
||||||
|
|
||||||
uint8_t deviceType;
|
|
||||||
uint8_t sflashPadType;
|
|
||||||
uint8_t serialClkFreq;
|
|
||||||
|
|
||||||
uint8_t lutCustomSeqEnable;
|
|
||||||
|
|
||||||
uint32_t reserved3[2];
|
|
||||||
uint32_t sflashA1Size;
|
|
||||||
uint32_t sflashA2Size;
|
|
||||||
uint32_t sflashB1Size;
|
|
||||||
uint32_t sflashB2Size;
|
|
||||||
uint32_t csPadSettingOverride;
|
|
||||||
uint32_t sclkPadSettingOverride;
|
|
||||||
uint32_t dataPadSettingOverride;
|
|
||||||
uint32_t dqsPadSettingOverride;
|
|
||||||
uint32_t timeoutInMs;
|
|
||||||
uint32_t commandInterval;
|
|
||||||
uint16_t dataValidTime[2];
|
|
||||||
uint16_t busyOffset;
|
|
||||||
uint16_t busyBitPolarity;
|
|
||||||
|
|
||||||
uint32_t lookupTable[64];
|
|
||||||
struct flexspi_lut_seq_t lutCustomSeq[12];
|
|
||||||
uint32_t reserved4[4];
|
|
||||||
};
|
|
||||||
|
|
||||||
|
|
||||||
#define NOR_CMD_INDEX_READ CMD_INDEX_READ
|
|
||||||
#define NOR_CMD_INDEX_READSTATUS CMD_INDEX_READSTATUS
|
|
||||||
#define NOR_CMD_INDEX_WRITEENABLE CMD_INDEX_WRITEENABLE
|
|
||||||
#define NOR_CMD_INDEX_ERASESECTOR 3
|
|
||||||
#define NOR_CMD_INDEX_PAGEPROGRAM CMD_INDEX_WRITE
|
|
||||||
#define NOR_CMD_INDEX_CHIPERASE 5
|
|
||||||
#define NOR_CMD_INDEX_DUMMY 6
|
|
||||||
#define NOR_CMD_INDEX_ERASEBLOCK 7
|
|
||||||
|
|
||||||
#define NOR_CMD_LUT_SEQ_IDX_READ \
|
|
||||||
CMD_LUT_SEQ_IDX_READ
|
|
||||||
#define NOR_CMD_LUT_SEQ_IDX_READSTATUS \
|
|
||||||
CMD_LUT_SEQ_IDX_READSTATUS
|
|
||||||
#define NOR_CMD_LUT_SEQ_IDX_READSTATUS_XPI \
|
|
||||||
2
|
|
||||||
#define NOR_CMD_LUT_SEQ_IDX_WRITEENABLE \
|
|
||||||
CMD_LUT_SEQ_IDX_WRITEENABLE
|
|
||||||
#define NOR_CMD_LUT_SEQ_IDX_WRITEENABLE_XPI \
|
|
||||||
4
|
|
||||||
#define NOR_CMD_LUT_SEQ_IDX_ERASESECTOR \
|
|
||||||
5
|
|
||||||
#define NOR_CMD_LUT_SEQ_IDX_ERASEBLOCK \
|
|
||||||
8
|
|
||||||
#define NOR_CMD_LUT_SEQ_IDX_PAGEPROGRAM \
|
|
||||||
CMD_LUT_SEQ_IDX_WRITE
|
|
||||||
#define NOR_CMD_LUT_SEQ_IDX_CHIPERASE \
|
|
||||||
11
|
|
||||||
#define NOR_CMD_LUT_SEQ_IDX_READ_SFDP \
|
|
||||||
13
|
|
||||||
#define NOR_CMD_LUT_SEQ_IDX_RESTORE_NOCMD \
|
|
||||||
14
|
|
||||||
#define NOR_CMD_LUT_SEQ_IDX_EXIT_NOCMD \
|
|
||||||
15
|
|
||||||
|
|
||||||
|
|
||||||
struct flexspi_nor_config_t {
|
|
||||||
struct flexspi_mem_config_t memConfig;
|
|
||||||
uint32_t pageSize;
|
|
||||||
uint32_t sectorSize;
|
|
||||||
uint8_t ipcmdSerialClkFreq;
|
|
||||||
uint8_t isUniformBlockSize;
|
|
||||||
uint8_t reserved0[2];
|
|
||||||
uint8_t serialNorType;
|
|
||||||
uint8_t needExitNoCmdMode;
|
|
||||||
uint8_t halfClkForNonReadCmd;
|
|
||||||
uint8_t needRestoreNoCmdMode;
|
|
||||||
uint32_t blockSize;
|
|
||||||
uint32_t reserve2[11];
|
|
||||||
};
|
|
||||||
|
|
||||||
#ifdef __cplusplus
|
|
||||||
extern "C" {
|
|
||||||
#endif
|
|
||||||
|
|
||||||
#ifdef __cplusplus
|
|
||||||
}
|
|
||||||
#endif
|
|
||||||
#endif /* __TEENSY4_FLEXSPI_NOR_CONFIG__ */
|
|
|
@ -6,8 +6,8 @@
|
||||||
* SPDX-License-Identifier: Apache-2.0
|
* SPDX-License-Identifier: Apache-2.0
|
||||||
*/
|
*/
|
||||||
|
|
||||||
#ifndef __MMSWIFTIO_FLEXSPI_NOR_CONFIG__
|
#ifndef __FLEXSPI_NOR_CONFIG__
|
||||||
#define __MMSWIFTIO_FLEXSPI_NOR_CONFIG__
|
#define __FLEXSPI_NOR_CONFIG__
|
||||||
|
|
||||||
#include <zephyr/types.h>
|
#include <zephyr/types.h>
|
||||||
#include "fsl_common.h"
|
#include "fsl_common.h"
|
||||||
|
@ -67,6 +67,30 @@
|
||||||
FLEXSPI_LUT_OPCODE0(cmd0) | FLEXSPI_LUT_OPERAND1(op1) | \
|
FLEXSPI_LUT_OPCODE0(cmd0) | FLEXSPI_LUT_OPERAND1(op1) | \
|
||||||
FLEXSPI_LUT_NUM_PADS1(pad1) | FLEXSPI_LUT_OPCODE1(cmd1))
|
FLEXSPI_LUT_NUM_PADS1(pad1) | FLEXSPI_LUT_OPCODE1(cmd1))
|
||||||
|
|
||||||
|
/* For flexspi_mem_config.serialClkFreq */
|
||||||
|
#if defined(CONFIG_SOC_MIMXRT1011)
|
||||||
|
enum {
|
||||||
|
kFlexSpiSerialClk_30MHz = 1,
|
||||||
|
kFlexSpiSerialClk_50MHz = 2,
|
||||||
|
kFlexSpiSerialClk_60MHz = 3,
|
||||||
|
kFlexSpiSerialClk_75MHz = 4,
|
||||||
|
kFlexSpiSerialClk_80MHz = 5,
|
||||||
|
kFlexSpiSerialClk_100MHz = 6,
|
||||||
|
kFlexSpiSerialClk_120MHz = 7,
|
||||||
|
kFlexSpiSerialClk_133MHz = 8,
|
||||||
|
};
|
||||||
|
#elif defined(CONFIG_SOC_MIMXRT1015) || defined(CONFIG_SOC_MIMXRT1021) || \
|
||||||
|
defined(CONFIG_SOC_MIMXRT1024)
|
||||||
|
enum {
|
||||||
|
kFlexSpiSerialClk_30MHz = 1,
|
||||||
|
kFlexSpiSerialClk_50MHz = 2,
|
||||||
|
kFlexSpiSerialClk_60MHz = 3,
|
||||||
|
kFlexSpiSerialClk_75MHz = 4,
|
||||||
|
kFlexSpiSerialClk_80MHz = 5,
|
||||||
|
kFlexSpiSerialClk_100MHz = 6,
|
||||||
|
kFlexSpiSerialClk_133MHz = 7,
|
||||||
|
};
|
||||||
|
#elif defined(CONFIG_SOC_MIMXRT1051) || defined(CONFIG_SOC_MIMXRT1052)
|
||||||
enum {
|
enum {
|
||||||
kFlexSpiSerialClk_30MHz = 1,
|
kFlexSpiSerialClk_30MHz = 1,
|
||||||
kFlexSpiSerialClk_50MHz = 2,
|
kFlexSpiSerialClk_50MHz = 2,
|
||||||
|
@ -78,11 +102,30 @@ enum {
|
||||||
kFlexSpiSerialClk_166MHz = 8,
|
kFlexSpiSerialClk_166MHz = 8,
|
||||||
kFlexSpiSerialClk_200MHz = 9,
|
kFlexSpiSerialClk_200MHz = 9,
|
||||||
};
|
};
|
||||||
|
#elif defined(CONFIG_SOC_MIMXRT1061) || defined(CONFIG_SOC_MIMXRT1062) || \
|
||||||
|
defined(CONFIG_SOC_MIMXRT1062) || defined(CONFIG_SOC_MIMXRT1064)
|
||||||
|
enum {
|
||||||
|
kFlexSpiSerialClk_30MHz = 1,
|
||||||
|
kFlexSpiSerialClk_50MHz = 2,
|
||||||
|
kFlexSpiSerialClk_60MHz = 3,
|
||||||
|
kFlexSpiSerialClk_75MHz = 4,
|
||||||
|
kFlexSpiSerialClk_80MHz = 5,
|
||||||
|
kFlexSpiSerialClk_100MHz = 6,
|
||||||
|
kFlexSpiSerialClk_120MHz = 7,
|
||||||
|
kFlexSpiSerialClk_133MHz = 8,
|
||||||
|
kFlexSpiSerialClk_166MHz = 9,
|
||||||
|
};
|
||||||
|
#else
|
||||||
|
#error "kFlexSpiSerialClk is not defined for this SoC"
|
||||||
|
#endif
|
||||||
|
|
||||||
|
/* For flexspi_mem_config.controllerMiscOption */
|
||||||
enum {
|
enum {
|
||||||
kFlexSpiClk_SDR,
|
kFlexSpiClk_SDR,
|
||||||
kFlexSpiClk_DDR, };
|
kFlexSpiClk_DDR,
|
||||||
|
};
|
||||||
|
|
||||||
|
/* For flexspi_mem_config.readSampleClkSrc */
|
||||||
enum {
|
enum {
|
||||||
kFlexSPIReadSampleClk_LoopbackInternally = 0,
|
kFlexSPIReadSampleClk_LoopbackInternally = 0,
|
||||||
kFlexSPIReadSampleClk_LoopbackFromDqsPad = 1,
|
kFlexSPIReadSampleClk_LoopbackFromDqsPad = 1,
|
||||||
|
@ -90,28 +133,42 @@ enum {
|
||||||
kFlexSPIReadSampleClk_ExternalInputFromDqsPad = 3,
|
kFlexSPIReadSampleClk_ExternalInputFromDqsPad = 3,
|
||||||
};
|
};
|
||||||
|
|
||||||
|
/* For flexspi_mem_config.controllerMiscOption */
|
||||||
enum { kFlexSpiMiscOffset_DiffClkEnable = 0,
|
enum {
|
||||||
|
kFlexSpiMiscOffset_DiffClkEnable = 0,
|
||||||
kFlexSpiMiscOffset_Ck2Enable = 1,
|
kFlexSpiMiscOffset_Ck2Enable = 1,
|
||||||
kFlexSpiMiscOffset_ParallelEnable = 2,
|
kFlexSpiMiscOffset_ParallelEnable = 2,
|
||||||
kFlexSpiMiscOffset_WordAddressableEnable = 3,
|
kFlexSpiMiscOffset_WordAddressableEnable = 3,
|
||||||
kFlexSpiMiscOffset_SafeConfigFreqEnable = 4,
|
kFlexSpiMiscOffset_SafeConfigFreqEnable = 4,
|
||||||
kFlexSpiMiscOffset_PadSettingOverrideEnable = 5,
|
kFlexSpiMiscOffset_PadSettingOverrideEnable = 5,
|
||||||
kFlexSpiMiscOffset_DdrModeEnable = 6, };
|
kFlexSpiMiscOffset_DdrModeEnable = 6,
|
||||||
|
};
|
||||||
|
|
||||||
|
/* For flexspi_mem_config.deviceType */
|
||||||
enum { kFlexSpiDeviceType_SerialNOR = 1,
|
enum {
|
||||||
|
kFlexSpiDeviceType_SerialNOR = 1,
|
||||||
kFlexSpiDeviceType_SerialNAND = 2,
|
kFlexSpiDeviceType_SerialNAND = 2,
|
||||||
kFlexSpiDeviceType_SerialRAM = 3,
|
kFlexSpiDeviceType_SerialRAM = 3,
|
||||||
kFlexSpiDeviceType_MCP_NOR_NAND = 0x12,
|
kFlexSpiDeviceType_MCP_NOR_NAND = 0x12,
|
||||||
kFlexSpiDeviceType_MCP_NOR_RAM = 0x13, };
|
kFlexSpiDeviceType_MCP_NOR_RAM = 0x13,
|
||||||
|
};
|
||||||
|
|
||||||
|
/* For flexspi_mem_config.sflashPadType */
|
||||||
enum { kSerialFlash_1Pad = 1,
|
enum {
|
||||||
|
kSerialFlash_1Pad = 1,
|
||||||
kSerialFlash_2Pads = 2,
|
kSerialFlash_2Pads = 2,
|
||||||
kSerialFlash_4Pads = 4,
|
kSerialFlash_4Pads = 4,
|
||||||
kSerialFlash_8Pads = 8, };
|
kSerialFlash_8Pads = 8,
|
||||||
|
};
|
||||||
|
|
||||||
|
enum {
|
||||||
|
kDeviceConfigCmdType_Generic,
|
||||||
|
kDeviceConfigCmdType_QuadEnable,
|
||||||
|
kDeviceConfigCmdType_Spi2Xpi,
|
||||||
|
kDeviceConfigCmdType_Xpi2Spi,
|
||||||
|
kDeviceConfigCmdType_Spi2NoCmd,
|
||||||
|
kDeviceConfigCmdType_Reset,
|
||||||
|
};
|
||||||
|
|
||||||
struct flexspi_lut_seq_t {
|
struct flexspi_lut_seq_t {
|
||||||
uint8_t seqNum;
|
uint8_t seqNum;
|
||||||
|
@ -119,15 +176,6 @@ struct flexspi_lut_seq_t {
|
||||||
uint16_t reserved;
|
uint16_t reserved;
|
||||||
};
|
};
|
||||||
|
|
||||||
|
|
||||||
enum { kDeviceConfigCmdType_Generic,
|
|
||||||
kDeviceConfigCmdType_QuadEnable,
|
|
||||||
kDeviceConfigCmdType_Spi2Xpi,
|
|
||||||
kDeviceConfigCmdType_Xpi2Spi,
|
|
||||||
kDeviceConfigCmdType_Spi2NoCmd,
|
|
||||||
kDeviceConfigCmdType_Reset, };
|
|
||||||
|
|
||||||
|
|
||||||
struct flexspi_mem_config_t {
|
struct flexspi_mem_config_t {
|
||||||
uint32_t tag;
|
uint32_t tag;
|
||||||
uint32_t version;
|
uint32_t version;
|
||||||
|
@ -179,7 +227,6 @@ struct flexspi_mem_config_t {
|
||||||
uint32_t reserved4[4];
|
uint32_t reserved4[4];
|
||||||
};
|
};
|
||||||
|
|
||||||
|
|
||||||
#define NOR_CMD_INDEX_READ CMD_INDEX_READ
|
#define NOR_CMD_INDEX_READ CMD_INDEX_READ
|
||||||
#define NOR_CMD_INDEX_READSTATUS CMD_INDEX_READSTATUS
|
#define NOR_CMD_INDEX_READSTATUS CMD_INDEX_READSTATUS
|
||||||
#define NOR_CMD_INDEX_WRITEENABLE CMD_INDEX_WRITEENABLE
|
#define NOR_CMD_INDEX_WRITEENABLE CMD_INDEX_WRITEENABLE
|
||||||
|
@ -189,31 +236,18 @@ struct flexspi_mem_config_t {
|
||||||
#define NOR_CMD_INDEX_DUMMY 6
|
#define NOR_CMD_INDEX_DUMMY 6
|
||||||
#define NOR_CMD_INDEX_ERASEBLOCK 7
|
#define NOR_CMD_INDEX_ERASEBLOCK 7
|
||||||
|
|
||||||
#define NOR_CMD_LUT_SEQ_IDX_READ \
|
#define NOR_CMD_LUT_SEQ_IDX_READ CMD_LUT_SEQ_IDX_READ
|
||||||
CMD_LUT_SEQ_IDX_READ
|
#define NOR_CMD_LUT_SEQ_IDX_READSTATUS CMD_LUT_SEQ_IDX_READSTATUS
|
||||||
#define NOR_CMD_LUT_SEQ_IDX_READSTATUS \
|
#define NOR_CMD_LUT_SEQ_IDX_READSTATUS_XPI 2
|
||||||
CMD_LUT_SEQ_IDX_READSTATUS
|
#define NOR_CMD_LUT_SEQ_IDX_WRITEENABLE CMD_LUT_SEQ_IDX_WRITEENABLE
|
||||||
#define NOR_CMD_LUT_SEQ_IDX_READSTATUS_XPI \
|
#define NOR_CMD_LUT_SEQ_IDX_WRITEENABLE_XPI 4
|
||||||
2
|
#define NOR_CMD_LUT_SEQ_IDX_ERASESECTOR 5
|
||||||
#define NOR_CMD_LUT_SEQ_IDX_WRITEENABLE \
|
#define NOR_CMD_LUT_SEQ_IDX_ERASEBLOCK 8
|
||||||
CMD_LUT_SEQ_IDX_WRITEENABLE
|
#define NOR_CMD_LUT_SEQ_IDX_PAGEPROGRAM CMD_LUT_SEQ_IDX_WRITE
|
||||||
#define NOR_CMD_LUT_SEQ_IDX_WRITEENABLE_XPI \
|
#define NOR_CMD_LUT_SEQ_IDX_CHIPERASE 11
|
||||||
4
|
#define NOR_CMD_LUT_SEQ_IDX_READ_SFDP 13
|
||||||
#define NOR_CMD_LUT_SEQ_IDX_ERASESECTOR \
|
#define NOR_CMD_LUT_SEQ_IDX_RESTORE_NOCMD 14
|
||||||
5
|
#define NOR_CMD_LUT_SEQ_IDX_EXIT_NOCMD 15
|
||||||
#define NOR_CMD_LUT_SEQ_IDX_ERASEBLOCK \
|
|
||||||
8
|
|
||||||
#define NOR_CMD_LUT_SEQ_IDX_PAGEPROGRAM \
|
|
||||||
CMD_LUT_SEQ_IDX_WRITE
|
|
||||||
#define NOR_CMD_LUT_SEQ_IDX_CHIPERASE \
|
|
||||||
11
|
|
||||||
#define NOR_CMD_LUT_SEQ_IDX_READ_SFDP \
|
|
||||||
13
|
|
||||||
#define NOR_CMD_LUT_SEQ_IDX_RESTORE_NOCMD \
|
|
||||||
14
|
|
||||||
#define NOR_CMD_LUT_SEQ_IDX_EXIT_NOCMD \
|
|
||||||
15
|
|
||||||
|
|
||||||
|
|
||||||
struct flexspi_nor_config_t {
|
struct flexspi_nor_config_t {
|
||||||
struct flexspi_mem_config_t memConfig;
|
struct flexspi_mem_config_t memConfig;
|
Loading…
Add table
Add a link
Reference in a new issue