2016-03-03 15:32:21 +01:00
|
|
|
/*
|
|
|
|
* Copyright (c) 2016 Open-RnD Sp. z o.o.
|
|
|
|
*
|
2017-01-18 17:01:01 -08:00
|
|
|
* SPDX-License-Identifier: Apache-2.0
|
2016-03-03 15:32:21 +01:00
|
|
|
*/
|
|
|
|
|
|
|
|
/**
|
|
|
|
* @file SoC configuration macros for the STM32F103 family processors.
|
|
|
|
*
|
|
|
|
* Based on reference manual:
|
|
|
|
* STM32F101xx, STM32F102xx, STM32F103xx, STM32F105xx and STM32F107xx
|
|
|
|
* advanced ARM ® -based 32-bit MCUs
|
|
|
|
*
|
|
|
|
* Chapter 3.3: Memory Map
|
|
|
|
*/
|
|
|
|
|
|
|
|
|
|
|
|
#ifndef _STM32F1_SOC_H_
|
|
|
|
#define _STM32F1_SOC_H_
|
|
|
|
|
2016-11-02 09:58:02 +01:00
|
|
|
#define GPIO_REG_SIZE 0x400
|
|
|
|
/* base address for where GPIO registers start */
|
|
|
|
#define GPIO_PORTS_BASE (GPIOA_BASE)
|
2016-03-03 15:32:21 +01:00
|
|
|
|
|
|
|
#ifndef _ASMLANGUAGE
|
|
|
|
|
|
|
|
#include <device.h>
|
|
|
|
#include <misc/util.h>
|
|
|
|
#include <drivers/rand32.h>
|
|
|
|
|
2016-11-02 09:58:02 +01:00
|
|
|
#include <stm32f1xx.h>
|
|
|
|
|
2016-03-06 13:50:48 +01:00
|
|
|
/* IO pin functions */
|
|
|
|
enum stm32f10x_pin_config_mode {
|
|
|
|
STM32F10X_PIN_CONFIG_BIAS_HIGH_IMPEDANCE,
|
|
|
|
STM32F10X_PIN_CONFIG_BIAS_PULL_UP,
|
|
|
|
STM32F10X_PIN_CONFIG_BIAS_PULL_DOWN,
|
|
|
|
STM32F10X_PIN_CONFIG_ANALOG,
|
|
|
|
STM32F10X_PIN_CONFIG_DRIVE_OPEN_DRAIN,
|
|
|
|
STM32F10X_PIN_CONFIG_DRIVE_PUSH_PULL,
|
|
|
|
STM32F10X_PIN_CONFIG_AF_PUSH_PULL,
|
|
|
|
STM32F10X_PIN_CONFIG_AF_OPEN_DRAIN,
|
|
|
|
};
|
|
|
|
|
2016-03-13 19:21:42 +01:00
|
|
|
#include "soc_irq.h"
|
|
|
|
|
2016-03-03 15:32:21 +01:00
|
|
|
#endif /* !_ASMLANGUAGE */
|
|
|
|
|
|
|
|
#endif /* _STM32F1_SOC_H_ */
|